In-register duplication: Exploiting narrow-width value for improving register file reliability
Document Type
Conference Proceeding
Publication Date
12-22-2006
Abstract
Protecting the register value and its data buses is crucial to reliable computing in high-performance microprocessors due to the increasing susceptibility of CMOS circuitry to soft errors induced by high-energy particle strikes. Since the register file is in the critical path of the processor pipeline, any reliable design that increases either the pressure on the register file or the register file access latency is not desirable. In this paper, we propose to exploit narrow-width register values, which present the majority of the generated values, for duplicating a copy of the value within the same data item, called in-register duplication (IRD), eliminating the requirement of additional copy registers. The datapath pipeline is augmented to efficiently incorporate parity encoding and parity checking such that error recovery is seamlessly supported in IRD and the parity checking is overlapped with the execution stage to avoid increasing the critical path. Our experimental evaluation using the SPEC CINT2000 benchmark suite shows that IRD provides superior read-with-duplicate (RWD) and error detection/recovery rates under heavy error injection as compared to previous reliability schemes. © 2006 IEEE.
Identifier
33845562664 (Scopus)
ISBN
[0769526071, 9780769526072]
Publication Title
Proceedings of the International Conference on Dependable Systems and Networks
External Full Text Location
https://doi.org/10.1109/DSN.2006.43
First Page
281
Last Page
290
Volume
2006
Recommended Citation
Hu, Jie; Wang, Shuai; and Ziavras, Sotirios G., "In-register duplication: Exploiting narrow-width value for improving register file reliability" (2006). Faculty Publications. 18539.
https://digitalcommons.njit.edu/fac_pubs/18539
