System-level energy modeling for heterogeneous reconfigurable chip multiprocessors

Document Type

Conference Proceeding

Publication Date

12-1-2006

Abstract

Field-Programmable Gate Array (FPGA) technology is characterized by continuous improvements that provide new opportunities in system design. Multiprocessors-on-a-Programmable-Chip (MPoPCs) represent the recent trend in this arena; they integrate the advantages of both software programmability and hardware reconfigurability. However, FPGAs consume more energy than ASICs. The lack of powerful tools and models to estimate and verify the energy consumption in the early stages of the design cycle exacerbates this problem. In this paper, we propose a system-level energy estimation model to accompany our design methodology for HERA (HEterogeneous Reconfigurable Architecture), a versatile reconfigurable MPoPC that we have implemented on Xilinx FPGAs. The model utilizes both physical-level measurements from a hardware component library and application statistics. Experiments with the parallel LU factorization of large sparse matrices show an average error in energy estimation of about 5.17%. We also demonstrate performance-energy trade-off test cases that incorporate this model into HERA's design methodology to satisfy the real needs of application-system pairs. © 2006 IEEE.

Identifier

49749118689 (Scopus)

Publication Title

IEEE International Conference on Computer Design Iccd 2006

External Full Text Location

https://doi.org/10.1109/ICCD.2006.4380849

First Page

411

Last Page

416

This document is currently not available here.

Share

COinS