A Test Methodology for High Performance MCMs
Document Type
Article
Publication Date
1-1-1997
Abstract
Satellite and avionics applications represent an ideal application for the tremendous performance, cost, space, and reliability benefits of MCMs. These advantages are only realized, however, if accompanied by an efficient test strategy which verifies defect-free fabrication. This paper describes a methodology developed to test high performance VLSI CMOS ICs that have been mounted onto a multi-chip silicon substrate. A test strategy, which addresses testing from the wafer level through to the populated substrate, is detailed. This strategy uses a combination of LSSD, AC LSSD-On-Chip Self Test, Deterministic Delay Fault Testing, and Design for Partitionability to ensure high test quality at a reasonable cost. The methodology is then contrasted to alternative approaches.
Identifier
0031072335 (Scopus)
Publication Title
Journal of Electronic Testing Theory and Applications JETTA
External Full Text Location
https://doi.org/10.1023/a:1008230816838
ISSN
09238174
First Page
109
Last Page
118
Issue
1-2
Volume
10
Recommended Citation
Storey, Thomas M. and Mcwilliam, Bruce, "A Test Methodology for High Performance MCMs" (1997). Faculty Publications. 16942.
https://digitalcommons.njit.edu/fac_pubs/16942
