Hierarchical traffic shaper for packet switches
Document Type
Conference Proceeding
Publication Date
12-1-1999
Abstract
This paper presents a hierarchical traffic shaper implementation which can support a large number of connections with a wide range of rates and burstiness without the loss of granularity in cells' departure time (DT). In the proposed scheme, through a combination of Per-Virtual-Connection-Queues along with two stages of timing queues, we can implement exact sorting with substantial reduced memory size. Through comparison with other existing architectures, we show that the new architecture reduces the implementation complexity greatly. From simulation experiments, we show that the architecture doesn't introduce any sorting inaccuracy compared to other existing schemes. The proposed hierarchical traffic shaper implementation not only can manage buffer and bandwidth resources effectively in large, high-speed ATM switches, but also can be implemented efficiently with off the shelf hardware technology.
Identifier
0033296099 (Scopus)
Publication Title
Conference Record IEEE Global Telecommunications Conference
First Page
1655
Last Page
1659
Volume
2
Recommended Citation
Zeng, Surong and Uzun, Necdet, "Hierarchical traffic shaper for packet switches" (1999). Faculty Publications. 15846.
https://digitalcommons.njit.edu/fac_pubs/15846
