Breakdown characteristics of high-k gate dielectrics with metal gates
Document Type
Conference Proceeding
Publication Date
1-1-2007
Abstract
This work examines the inherent asymmetry on breakdown characteristics of interfacial layer (IL) and high-κ layer in the overall gate stacks breakdown. Ramped and constant voltage stresses were applied on atomic layer deposited TiN/HfO2/SiO2 gate stacks. Under ramped stress when a thin high-κ layer (≤, 3.3 nm) is used, IL is responsible for the overall gate stack breakdown otherwise the breakdown is initiated by the high-κ layer. Under constant voltage stress the gate stack went through many degradation mechanisms such as charge trapping and defect generation, soft breakdown, progressive breakdown and finally hard breakdown. When the breakdown field of ILs, grown on various process conditions is compared, it was observed that for a fixed IL thickness, breakdown field does not depend on predeposition surface treatment rather it is a function of the quality of IL. Stress-induced leakage current was also studied to correlate with the breakdown behavior. ©The Electrochemical Society.
Identifier
45749103657 (Scopus)
ISBN
[9781566775724]
Publication Title
Ecs Transactions
External Full Text Location
https://doi.org/10.1149/1.2778373
e-ISSN
19386737
ISSN
19385862
First Page
143
Last Page
160
Issue
6
Volume
11
Recommended Citation
Misra, D.; Chowdhury, N. A.; Bersuker, G.; Young, C.; and Choi, R., "Breakdown characteristics of high-k gate dielectrics with metal gates" (2007). Faculty Publications. 13733.
https://digitalcommons.njit.edu/fac_pubs/13733
