Current-voltage characteristics of TaSi2/Si and MOS devices using Labview

Prasant Tangirala
New Jersey Institute of Technology

Follow this and additional works at: https://digitalcommons.njit.edu/theses

Part of the Computer Engineering Commons

Recommended Citation
https://digitalcommons.njit.edu/theses/802

This Thesis is brought to you for free and open access by the Electronic Theses and Dissertations at Digital Commons @ NJIT. It has been accepted for inclusion in Theses by an authorized administrator of Digital Commons @ NJIT. For more information, please contact digitalcommons@njit.edu.
Copyright Warning & Restrictions

The copyright law of the United States (Title 17, United States Code) governs the making of photocopies or other reproductions of copyrighted material.

Under certain conditions specified in the law, libraries and archives are authorized to furnish a photocopy or other reproduction. One of these specified conditions is that the photocopy or reproduction is not to be “used for any purpose other than private study, scholarship, or research.” If a user makes a request for, or later uses, a photocopy or reproduction for purposes in excess of “fair use” that user may be liable for copyright infringement.

This institution reserves the right to refuse to accept a copying order if, in its judgment, fulfillment of the order would involve violation of copyright law.

Please Note: The author retains the copyright while the New Jersey Institute of Technology reserves the right to distribute this thesis or dissertation

Printing note: If you do not wish to print this page, then select “Pages from: first page # to: last page #” on the print dialog screen.
The Van Houten library has removed some of the personal information and all signatures from the approval page and biographical sketches of theses and dissertations in order to protect the identity of NJIT graduates and faculty.
ABSTRACT

CURRENT-VOLTAGE CHARACTERISTICS OF TaSi₂/Si AND MOS DEVICES USING LABVIEW™

Analyses of current-voltage (I-V) characteristics of Schottky Barrier Diodes (Tantalum Silicide) and Metal Oxide Semiconductor (MOS) Devices, using LabVIEW™, has been presented here. LabVIEW™, a graphical program development application, has been used to program a computer-driven Keithley Source Measure Unit (SMU) for device characterization. The SMU, which can be used as a Source Voltage – Measure Current as well as Source Current – Measure Voltage instrument, is used in the Source Voltage – Measure Current mode in this study. A General Purpose Interface Bus (GPIB) IEEE 488.2 has been used to interface the SMU with LabVIEW™. LabVIEW™ has been successfully implemented to obtain the current-voltage characteristics of semiconductor devices, such as TaSi₂/Si and MOS structures. Based on this characterization, factors such as the barrier height for TaSi₂/Si and current conduction mechanisms in MOS device structures have been evaluated.
CURRENT-VOLTAGE CHARACTERISTICS OF TaSi₂/Si AND MOS DEVICES USING LABVIEW™

by
Prasant Tangirala

A Thesis
Submitted to the Faculty of
New Jersey Institute of Technology
in Partial Fulfillment of the Requirements for the Degree of
Master of Science in Computer Engineering

Department of Electrical and Computer Engineering

May 2000
CURRENT-VOLTAGE CHARACTERISTICS OF TaSi₂/Si AND MOS DEVICES USING LABVIEW™

Prasant Tangirala

Dr. N.M. Ravindra, Thesis Advisor
Professor, Department of Physics, NJIT

Date

Dr. Walid Hubbi, Committee Member
Associate Professor, Department of Electrical and Computer Engineering, NJIT

Date

Dr. Edwin Hou, Committee Member
Associate Professor, Department of Electrical and Computer Engineering, NJIT

Date

Dr. Dentcho Ivanov, Committee Member
Director of Technical Operations, Microelectronics, NJIT

Date

Dr. Oktay Gokce, Committee Member
Research Professor, Department of Physics, NJIT

Date
BIOGRAPHICAL SKETCH

Author: Prasant Tangirala

Degree: Master of Science

Date: May 2000

Undergraduate and Graduate Education:

- Master of Science in Computer Engineering
  New Jersey Institute of Technology, Newark, NJ, 2000

- Bachelor of Science in Instrumentation Technology
  RV College of Engineering, Bangalore, India, 1997

Major: Computer Engineering
To My Parents
ACKNOWLEDGEMENT

I would like to express my deepest appreciation to Dr. N. M. Ravindra, my thesis advisor, for his invaluable guidance and encouragement throughout the implementation and writing of this thesis as well as his financial support.

Special thanks are given to Dr. W. Hubbi, Dr. E Hou, Dr. D Ivanov and Dr. O. Gokce for actively participating in my thesis committee. I gratefully acknowledge the help of Mahesh Ajgaonkar for providing the technical advice and insight.

I also thank my family for always being there for me, and my friends and colleagues – Rajanikanth Joshi in particular, for their co-operation and help.
# TABLE OF CONTENTS

<table>
<thead>
<tr>
<th>Chapter</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>1. INTRODUCTION</td>
<td>1</td>
</tr>
<tr>
<td>2. OVERVIEW OF METAL-SEMICONDUCTOR CONTACTS AND MOS TECHNOLOGY</td>
<td>3</td>
</tr>
<tr>
<td>2.1 Metals-Semiconductor Contacts</td>
<td>3</td>
</tr>
<tr>
<td>2.1.1 Energy-band Relation</td>
<td>3</td>
</tr>
<tr>
<td>2.1.2 The Schottky Barrier</td>
<td>6</td>
</tr>
<tr>
<td>2.1.3 Properties of the Schottky Barrier</td>
<td>7</td>
</tr>
<tr>
<td>2.2 MOS Technology</td>
<td>8</td>
</tr>
<tr>
<td>2.2.1 The Ideal MOS Capacitor</td>
<td>8</td>
</tr>
<tr>
<td>2.3 Electrical Characterization Methods</td>
<td>12</td>
</tr>
<tr>
<td>2.3.1 The Four-Point Probe</td>
<td>12</td>
</tr>
<tr>
<td>2.3.2 Capacitance-Voltage Measurements</td>
<td>14</td>
</tr>
<tr>
<td>2.2.3 Deep-Level Transient Spectroscopy</td>
<td>17</td>
</tr>
<tr>
<td>2.2.4 Current-Voltage Measurement Techniques</td>
<td>17</td>
</tr>
<tr>
<td>3. IMPLEMENTATION OF LABVIEW™</td>
<td>27</td>
</tr>
<tr>
<td>3.1 Graphical Programming</td>
<td>27</td>
</tr>
<tr>
<td>3.1.1 Structure of LabVIEW™</td>
<td>27</td>
</tr>
<tr>
<td>3.1.2 Performance Parameters in LabVIEW™</td>
<td>29</td>
</tr>
<tr>
<td>3.2 Applications of LabVIEW™</td>
<td>31</td>
</tr>
<tr>
<td>3.3 LabVIEW™ in Device Characterization</td>
<td>34</td>
</tr>
<tr>
<td>3.3.1 Introduction</td>
<td>34</td>
</tr>
</tbody>
</table>
TABLE OF CONTENTS
(Continued)

<table>
<thead>
<tr>
<th>Chapter</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>3.3.2 Program Description</td>
<td>34</td>
</tr>
<tr>
<td>4. THE SOURCE MEASURE UNIT</td>
<td>37</td>
</tr>
<tr>
<td>4.1 Introduction</td>
<td>37</td>
</tr>
<tr>
<td>4.1.1 Source Capabilities</td>
<td>38</td>
</tr>
<tr>
<td>4.1.2 Measure Capabilities</td>
<td>38</td>
</tr>
<tr>
<td>4.1.3 Source-Delay-Measure</td>
<td>38</td>
</tr>
<tr>
<td>4.1.4 Operating Functions (dc and sweep)</td>
<td>39</td>
</tr>
<tr>
<td>4.2 Operating Boundaries</td>
<td>40</td>
</tr>
<tr>
<td>4.2.1 Source I Measure V</td>
<td>40</td>
</tr>
<tr>
<td>4.2.2 Source V Measure I</td>
<td>43</td>
</tr>
<tr>
<td>4.2.3 Mode of Operation Used</td>
<td>45</td>
</tr>
<tr>
<td>4.3 The 236 Source Measure Unit Features</td>
<td>45</td>
</tr>
<tr>
<td>4.3.1 Dc Operation</td>
<td>45</td>
</tr>
<tr>
<td>4.4 The General Purpose Interface Bus (GPIB)</td>
<td>47</td>
</tr>
<tr>
<td>4.4.1 Interfacing the SMU with GPIB IEEE 488.2</td>
<td>47</td>
</tr>
<tr>
<td>4.4.2 IEEE 488.2 Controller Requirements</td>
<td>48</td>
</tr>
<tr>
<td>4.4.3 IEEE 488.2 Data Coding and Formats</td>
<td>48</td>
</tr>
<tr>
<td>4.4.4 IEEE 488.2 Common Commands and Queries</td>
<td>49</td>
</tr>
<tr>
<td>4.5 The AT-GPIB/TNT Board</td>
<td>50</td>
</tr>
<tr>
<td>4.5.1 The Plug and Play Concept</td>
<td>50</td>
</tr>
<tr>
<td>Chapter</td>
<td>Page</td>
</tr>
<tr>
<td>---------</td>
<td>------</td>
</tr>
<tr>
<td>4.5.2 Features of the AT-GPIB/TNT (Plug and Play)</td>
<td>50</td>
</tr>
<tr>
<td>5. RESULTS AND DISCUSSION</td>
<td>52</td>
</tr>
<tr>
<td>5.1 Tantalum Silicide/Silicon</td>
<td>52</td>
</tr>
<tr>
<td>5.1.2 Results</td>
<td>55</td>
</tr>
<tr>
<td>5.2 Metal Oxide Semiconductors (MOS)</td>
<td>63</td>
</tr>
<tr>
<td>5.2.1 Fowler-Nordheim Tunneling</td>
<td>66</td>
</tr>
<tr>
<td>5.2.2 Results</td>
<td>66</td>
</tr>
<tr>
<td>6. CONCLUSIONS</td>
<td>70</td>
</tr>
<tr>
<td>APPENDIX A LABVIEW™ PROGRAM</td>
<td>71</td>
</tr>
<tr>
<td>APPENDIX B PROCESS SHEETS</td>
<td>78</td>
</tr>
<tr>
<td>APPENDIX C SMU 236 DEVICE-DEPENDENT COMMANDS</td>
<td>83</td>
</tr>
<tr>
<td>APPENDIX D SIMULATION PROGRAM IN VB 6.0 FOR MOS</td>
<td>88</td>
</tr>
<tr>
<td>BIBLIOGRAPHY</td>
<td></td>
</tr>
</tbody>
</table>
## LIST OF FIGURES

<table>
<thead>
<tr>
<th>Figure</th>
<th>Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>2.1</td>
<td>Energy-band diagrams of metal-semiconductor contacts</td>
<td>4</td>
</tr>
<tr>
<td>2.2</td>
<td>Energy-band diagram of metal/n-type and metal/p-type semiconductor under different biasing conditions</td>
<td>5</td>
</tr>
<tr>
<td>2.3</td>
<td>Metal-oxide-semiconductor (MOS) diode</td>
<td>9</td>
</tr>
<tr>
<td>2.4</td>
<td>Energy-band diagram of ideal MOS diode at $V = 0$ (a) n-type, (b) p-type</td>
<td>10</td>
</tr>
<tr>
<td>2.5</td>
<td>Energy-band diagram of ideal MOS diode at $V = 0$</td>
<td>11</td>
</tr>
<tr>
<td>2.6</td>
<td>(a) Reverse-biased Schottky diode and (b) The doping concentration and majority carrier profiles in the depletion region</td>
<td>15</td>
</tr>
<tr>
<td>2.7</td>
<td>Detailed Energy-band diagram of a metal/n-type semiconductor</td>
<td>19</td>
</tr>
<tr>
<td>2.8</td>
<td>Forward current versus applied voltage of W/Si and W/GaAs diodes</td>
<td>20</td>
</tr>
<tr>
<td>2.9</td>
<td>Theoretical saturation current density at 300K vs barrier height</td>
<td>21</td>
</tr>
<tr>
<td>2.10</td>
<td>(a) Pt/Si diode with a diffused guard ring (b) Comparison of experimental and theoretical values</td>
<td>22</td>
</tr>
<tr>
<td>2.11</td>
<td>Reverse leakage current as a function of diode diameter formed on n-type silicon</td>
<td>23</td>
</tr>
<tr>
<td>2.12</td>
<td>Theoretical and experimental of reverse characteristics for RhSi/Si diode</td>
<td>25</td>
</tr>
<tr>
<td>3.1</td>
<td>Sequence of block-diagram of LabVIEW™ program for device characterization</td>
<td>35</td>
</tr>
<tr>
<td>3.2</td>
<td>Front-panel simulation of the SMU in LabVIEW™</td>
<td>35</td>
</tr>
<tr>
<td>4.1</td>
<td>Fundamental Methods (a) Source V Measure I, (b) Source I Measure V</td>
<td>37</td>
</tr>
<tr>
<td>4.2</td>
<td>Source-Delay-Measure (SDM) Cycle</td>
<td>39</td>
</tr>
<tr>
<td>4.3</td>
<td>Source-Measure Capabilities</td>
<td>41</td>
</tr>
<tr>
<td>4.4</td>
<td>I-Source Operating Boundaries</td>
<td>42</td>
</tr>
<tr>
<td>4.5</td>
<td>I-Source Operations (a) Normal I-Source Operation (b) I-Source in Compliance</td>
<td>42</td>
</tr>
<tr>
<td>Figure</td>
<td>Page</td>
<td></td>
</tr>
<tr>
<td>--------</td>
<td>------</td>
<td></td>
</tr>
<tr>
<td>4.6 V-Source Operating Boundaries</td>
<td>44</td>
<td></td>
</tr>
<tr>
<td>4.7 V-Source Operations</td>
<td>44</td>
<td></td>
</tr>
<tr>
<td>5.1 Process Flow for the fabrication of TaSi₂/Si</td>
<td>54</td>
<td></td>
</tr>
<tr>
<td>5.2 Simple User Interface written in VB6.0</td>
<td>58</td>
<td></td>
</tr>
<tr>
<td>5.3 I-V plots for TaSi₂ for the positive I-V range</td>
<td>59</td>
<td></td>
</tr>
<tr>
<td>5.4 I-V plots for TaSi₂ for the positive I-V range</td>
<td>59</td>
<td></td>
</tr>
<tr>
<td>5.5 I-V plots for TaSi₂ for the positive I-V range</td>
<td>60</td>
<td></td>
</tr>
<tr>
<td>5.6 Simulated plots for V v/s Log (I) for TaSi₂</td>
<td>61</td>
<td></td>
</tr>
<tr>
<td>5.7 Simulated plots for V v/s Log (I) for TaSi₂</td>
<td>61</td>
<td></td>
</tr>
<tr>
<td>5.8 Process Flow for the fabrication of MOS Device Structure</td>
<td>64</td>
<td></td>
</tr>
<tr>
<td>5.9 FN plots of tunneling data from silicon intoSiO₂ at various temperatures</td>
<td>67</td>
<td></td>
</tr>
<tr>
<td>5.10 Comparison of exponential data with the calculated data</td>
<td>68</td>
<td></td>
</tr>
<tr>
<td>5.11 FNT plot showing the relative effective mass</td>
<td>69</td>
<td></td>
</tr>
</tbody>
</table>
# LIST OF TABLES

<table>
<thead>
<tr>
<th>Table</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>5.1 Published Values of Tantalum Silicide Resistivities</td>
<td>56</td>
</tr>
<tr>
<td>5.2 Experimental Values for Barrier Height</td>
<td>57</td>
</tr>
</tbody>
</table>
CHAPTER 1

INTRODUCTION

The primary thrust of this study is on the I-V characteristics of devices such as Metal Semiconductor Contacts and MOS capacitors. The current-voltage technique has been used to determine the properties of these devices such as their barrier height and current conduction mechanism. In Chapter 2, an introduction is given to energy-band diagrams of the ideal Metal Semiconductor Contact and the MOS capacitor. This is followed by their properties and an overview of their characteristics along with the important methods for electrical characterization. These include the four-point probe method, capacitance-voltage method, deep-level transient spectroscopy and the current-voltage method. Since the last named method has been used for characterization in this study, it is discussed in more detail.

Chapter 3 introduces the concept of graphical programming with LabVIEW™, which has been used as the software programming tool for obtaining the I-V characteristics. The application of LabVIEW™ to device characterization in general is also presented here. The Source Measure Unit (SMU) communicates with the Device Under Test (DUT) and is the principal instrument used for obtaining the I-V characteristics. The working of the instrument and its modes of operation are presented in Chapter 4.

Chapter 5 deals with the results and discussion of the I-V characteristics. The conclusions of this study are presented in Chapter 6. The conclusions of this study are presented in Chapter 6. Appendix A contains the LabVIEW™ program, Appendix B lists the device-dependent commands of the Source Measure Unit and Appendix C shows the
GPIB IEEE 488.2 common commands, queries, and compliance requirements. Appendix D summarizes the programming and the simulation of I-V characteristics of Metal Semiconductor Contacts.
CHAPTER 2
OVERVIEW OF METAL-SEMICONDUCTOR CONTACTS AND MOS TECHNOLOGY

2.1 Metal-Semiconductor Contacts

Metal-semiconductor contacts are an integral part of every semiconductor device. The rectifying metal-semiconductor junction or Schottky barrier has numerous uses as a high-speed switching device, while the special case of the Ohmic contact is used to interface semiconductor devices to the outside world.

2.1.1 Energy-Band Relation

If a metal and an n-type semiconductor are brought into intimate contact, electrons will flow from the side of the higher energy level (metal) to the other side (semiconductor) since both Fermi energies must be equal. This phenomenon is illustrated as two limiting cases in Figure 2.1.

Fig 2.1(a) shows the electronic energy relations at an ideal contact between a metal and an n-type semiconductor in the absence of surface states. At the far left, the metal and semiconductor are not in contact, and the system is not in thermal equilibrium. If the metal and the semiconductor are brought in contact, charges will flow between them and thermal equilibrium is established, and the Fermi levels line up on both sides. Relative to the Fermi level in the metal, the Fermi level in the semiconductor is lowered by an amount equal to the difference between the two work functions. The second limiting case is shown in Fig. 2.1 (b), where a large density of surface states is present on the semiconductor surface.
Fig. 2.1 Energy-band diagrams of metal-semiconductor contacts\cite{1}
Fig. 2.2 Energy-band diagram of metal/n-type and metal/p-type semiconductors under different biasing conditions (a) Thermal equilibrium. b) Forward bias. (c) Reverse bias \[2\].

At the far left, the figure shows equilibrium between the surface states and the bulk of the semiconductor but non-equilibrium between the metal and the semiconductor. In this case, the states are occupied to the Fermi level $E_F$. When the metal-semiconductor system is in equilibrium, the Fermi level of the semiconductor relative to that of the metal must fall by an amount equal to the contact potential and, as a result, an electric field is produced in the gap $\delta$. The energy-band diagrams for metals on both n-type and p-type semiconductor materials, for different biasing conditions are shown in Fig. 2.2. Fig. 2.2 (a) shows the thermal equilibrium state, Fig. 2.2 (b) shows the forward bias state and Fig. 2.2 (c) shows the reverse bias state.
2.1.2 The Schottky Barrier

As described in Fig. 2.1 above, when a metal is in contact with a semiconductor, the Fermi levels in the two materials must be coincident at thermal equilibrium. Thus, relative to the Fermi level in the metal, the Fermi level in the semiconductor is lowered by an amount equal to the two work functions. This potential difference or contact potential is given by:\(^3\):

\[ q\phi_m - q(\chi + V_n) \]

Where \( q \) is the electronic charge, \( \phi_m \) is the metal work function, \( \chi \) is the electron affinity of the semiconductor measured from the bottom of the conduction band and \( V_n \) is the Fermi potential relative to the conduction band edge.

As the metal is brought closer to the semiconductor, an increasing charge is built up at the metal surface and an equal and opposite positive charge must exist in the semiconductor. When the gap between the metal and the semiconductor decreases to interatomic distances, the metal-semiconductor contact is formed. The limiting barrier (neglecting image effects) is given by:

\[ q\phi_{bn} = q(\phi_m - \chi) \]

Similarly, for a p-type semiconductor, the barrier height is given by:

\[ q\phi_{bp} = E_g - q(\phi_m - \chi) \]

The sum of the barrier heights of a metal contact on a given semiconductor material is equal to the bandgap. In the above equations, \( \phi_{bn} \) is the Schottky barrier height on an n-
type semiconductor, $\phi_{bp}$ is the Schottky barrier height on a p-type semiconductor and $E_g$ is the energy-gap of the semiconductor.

$$q(\phi_{bs} + \phi_{bp}) = E_g$$

The difference in Fermi levels before contact is the contact potential difference; this difference in reference to the semiconductor energy gap is theoretically the height of the barrier between the two materials. In practice, there is little correlation between measured and theoretical barrier heights: this is due to a permanent layer of trapped charge at the semiconductor surface, which affects the barrier height.

### 2.1.3 Properties of the Schottky Barrier

The carrier flow across a metal-semiconductor interface can be affected by the application of a voltage, which decreases or increases the Fermi level depending upon its polarity\[^4\]. A metal-semiconductor contact can also be utilized as an optical detector (photo absorption) where photons are absorbed by band-to-band transitions and the resulting electron-hole pairs are collected. Another important property of the Schottky barrier is photoemission from metal. In this case, photons are transmitted through the semiconductor and are absorbed in the metal adjacent to the barrier. A fraction of the excited electrons will surmount the barrier, flow into the semiconductor, and be collected. The spectral response is bound by two limiting photon energies – a lower threshold given by the barrier height ($h\nu_{min} = q\phi_{MS}$) and an upper threshold determined by transmission through the semiconductor ($h\nu_{min} = E_g$). The characteristic features of a Schottky barrier diode can be summarized as:
• It has nearly ideal characteristics in all respects, including capacitive, transport, and optical properties.

• Minority carrier injection and charge storage effects can essentially be eliminated. For a given semiconductor, the barrier height can be varied over a wide range by proper choice of the metal.

2.2 MOS Technology

The MOS Capacitor is the most basic device in the study of semiconductor surfaces and in the production of semiconductor circuits. The reliability and stability of key semiconductor devices such as Very Large Scale Integrated Circuits (VLSI), are sensitive to MOS surface conditions. An understanding of the various physical mechanisms in MOS capacitors is of great importance to device operations. In the ideal MOS structure shown in Fig.2.3, voltage V is applied on the metal field plate and the thickness of the insulator is given by d. Conventionally, the voltage V is positive when the metal plate is positively biased with respect to the Ohmic contact, and negative when the metal plate is negatively biased with respect to the Ohmic contact.

2.2.1 The Ideal MOS Capacitor

The energy band diagrams of an ideal MOS structure of a semiconductor for V = 0 are shown in Figure 2.4. For an ideal MOS diode, the energy difference between the metal work function \( \phi_m \) and the semiconductor work function is zero, or the work-function difference \( \phi_{ms} \) is zero:\[^2\]

\[
\phi_{ms} = \phi_m - (\chi + \frac{E_g}{2q} - \psi_n) = 0 \quad \text{for n-type}
\]
\[ \phi_{ms} = \phi_m - \left( \chi + \frac{E_g}{2q} + \Psi_B \right) = 0 \quad \text{for p-type} \]

where \( \phi_m \) is the metal work function, \( \chi \) the semiconductor electron affinity, \( \chi_i \) the insulator electron affinity, \( E_g \) the bandgap, \( \phi_B \) the potential barrier between the metal and the insulator, and \( \Psi_B \) the potential difference between the Fermi level \( E_F \) and the intrinsic Fermi level \( E_i \).

---

**Fig.2.3** Metal-oxide-semiconductor (MOS) diode
Fig. 2.4 Energy-band diagrams of ideal MOS diodes at $V = 0$. (a) n-type semiconductor (b) p-type semiconductor.
Thus, when there is no applied voltage, a flat-band condition exists, and the only charges that are present in the structure are those in the semiconductor and those with equal and opposite sign on the metal surface adjacent to the insulator. Under dc biasing conditions, there is no carrier transport through the insulator. In other words, the resistivity of the insulator is infinity.

When the ideal MOS diode is biased with positive or negative voltages, basically three cases may exist at the semiconductor surface as shown in Figures 2.5.
When a negative voltage \((V < 0)\) is applied to the metal plate, the top of the valence band bends upward and is closer to the Fermi level (Fig. 2.5(a)). For an ideal MOS diode, no current flows in the structure, so the Fermi level remains constant in the semiconductor. Since the carrier density depends exponentially on the energy difference, \((E_F - E_V)\), this band bending causes an accumulation of the majority carriers (holes) near the semiconductor surface. This is the accumulation phase. When a small positive voltage \((V > 0)\) is applied, the bands bend downward, and the majority carriers are depleted (Fig. 2.5(b)). This is the depletion case. When a larger positive voltage is applied, the bands bend even more downward so that the intrinsic level \(E_i\) at the surface crosses over the Fermi level \(E_F\). At this point the number of electrons (minority carriers) at the surface is larger than that of the holes, the surface is thus inverted, and this is the inversion case (Fig. 2.5(c)).

### 2.3 Electrical Characterization Methods

Electrical characterization involves determining device parameters such as resistivity, barrier height, sheet resistance, etc. Basically, four techniques are used to determine these parameters: the Four-point Probe, Capacitance-Voltage, Current-Voltage, and the Deep-Level Transient Spectroscopy methods. Each one of them is examined here.

#### 2.3.1 The Four-Point Probe

The four-point probe technique is one of the most common methods for measuring the semiconductor resistivity. In this method, the two outer probes carry the current and the inner two probes are used for voltage sensing. The probes are generally arranged in-line...
with equal probe spacing. But other probe configurations are possible. The use of four
probes has important advantages over two probes. Although the two current-carrying
probes still have contact and spreading resistance associated with them, that is not true
for the two voltage probes because the voltage is measured either with a potentiometer
which draws no current at all or with a high impedance voltmeter which draws very little
current.

The potential $V$ at a distance $r$ from an electrode carrying a current $I$ in a material of
resistivity $\rho$ is given by the relationship\[^5\]:

$$V = \frac{\rho I}{2\pi r}$$

For a four-probe system with current entering probe 1 and leaving probe 4, the voltage $V$
becomes:

$$V = \left(\frac{\rho I}{2\pi}\right)\left(\frac{1}{r_1} - \frac{1}{r_2}\right)$$

Where $r_1$ and $r_2$ are the distances between the probes.

Therefore, the resistivity $\rho$ is given by:

$$\rho = \frac{2\pi s}{V}$$

Where $s$ is the equal distance between the probes.

**Sheet resistance**

Thin layers are characterized by their sheet resistance $\rho_s$, expressed in units of Ohms per
square. The sheet resistance is given by\[^5\]:

$$\rho_s = \frac{\rho}{t}$$
Subject to the thickness \( t \leq s/2 \). The sheet resistance is frequently used to characterize thin semiconductor sheets or layers, such as diffused ion-implanted layers, polycrystalline silicon, and metallic conductors.

**2.3.2 Capacitance – Voltage Measurements**

The Capacitance – Voltage (C-V) technique relies on the fact that the width of a reverse-biased space-charge region (scr) of a semiconductor device depends on the applied voltage. This scr width dependence voltage is the basis of the C-V technique. The C-V profiling method has been used with the Schottky barrier diodes using metal and liquid electrolyte contacts, pn junctions, MOS capacitors, and MOSFETs\(^5\). Consider a Schottky barrier diode with p-type semiconductor with doping concentration \( N_A \) as shown in Fig. 2.6. If a dc bias \( V \) is applied to the metal contact, the reverse bias produces a space-charge region of width \( W \). Then the capacitance is defined by\(^5\):

\[
C = -\frac{dQ_s}{dV} \tag{2.1}
\]
Fig. 2.6 (a) A reverse-biased Schottky diode and (b) the doping concentration and majority carrier profiles in the depletion approximations.

Where $Q_s$ is the semiconductor charge. The negative sign accounts for enhanced negative charge in the semiconductor $scr$ (negatively charged ionized acceptors) for increased positive voltages on the metal. The capacitance is determined by superimposing a small-amplitude ac voltage $v$ on the dc voltage $V$. The ac voltage typically varies at a frequency of 1 MHz with an amplitude of 10 to 20 mV. The diode is biased to dc voltage $V$ plus a sinusoidal ac voltage. The ac voltage is now increased from zero to a small positive voltage adding a charge increment $dQ_m$ to the metal contact. The charge increment $dQ_m$ must be balanced by an equal semiconductor charge increment $dQ_s$ for overall charge neutrality. $dQ_s$ is given by:

$$dQ_s = -qAN_A(W)dW$$  \hspace{1cm} (2.2)
The charge increment, shown in Fig. 2.4 (b), comes about through a slight increase in the scr width. From equations (2.1) and (2.2) the following relation is obtained:

\[ C = \frac{-dQ_s}{dV} = qAN_A(W) \frac{dW}{dV} \]  

(2.3)

The capacitance of a reverse-biased junction, when considered as a parallel plate capacitor, is expressed as:

\[ C = \frac{K_s \epsilon_0 A}{W} \]  

(2.4)

Differentiating equation (2.4) with respect to voltage and substituting \( dW/dV \) into equation (2.3) gives:

\[ N_A(W) = \frac{-C^3}{qK_s \epsilon_0 A^2 \left( \frac{dC}{dV} \right)} \]

which can be written as:

\[ N_A(W) = \frac{2}{qK_s \epsilon_0 A^2} \left[ \frac{d\left( \frac{1}{C^2} \right)}{dV} \right] \]

Using the identity:

\[ \frac{d\left( \frac{1}{C^2} \right)}{dV} = -\left( \frac{2}{C^3} \right) \frac{dC}{dV} \]
The doping concentration is obtained from the C-V curve by taking the slope \( \frac{dC}{dV} \) or by plotting \( \frac{1}{C^2} \) versus \( V \) and taking the slope \( \frac{d(1/C^2)}{dV} \). The depth at which the doping concentration is evaluated is obtained from the following equation\[^5\]:

\[
W = \frac{K_s \varepsilon_0 A}{C}
\]

### 2.3.3 Deep-Level Transient Spectroscopy (DLTS)

**Conventional DLTS**

If the Capacitance-time (C-t) curve from a transient capacitance experiment is processed so that a selected rate produces a maximum output, then a signal whose decay time changes monotonically with time reaches a peak when the rate passes through the rate window of boxcar averager or the frequency of a lock-in amplifier. When observing a repetitive C-t transient through such a rate window while varying the decay time by varying the sample temperature, a peak appears in the temperature versus output plot. Such a plot is known as the DLTS spectrum. The technique, being merely a method to extract a maximum in a decaying waveform, applies to capacitance, current, and charge transients.

### 2.3.4 Current-Voltage Measurement Techniques

**Theory**

For moderately doped semiconductors, the I-V characteristics in the forward direction with \( V > 3kT/q \) is given by the equation\[^6\]:

\[
J = A^* T^2 \exp\left(-\frac{q\phi_0}{kT}\right) \exp\left[\frac{q(\Delta\phi + V)}{kT}\right]
\]  

(2.5)
Where $\phi_{BO}$ is the zero-field asymptotic barrier height, as shown in Fig.2.7. $A^{**}$ is the effective Richardson constant, and $\Delta \phi$ is the Schottky Barrier lowering. Since both $A^{**}$ and $\Delta \phi$ are functions of the applied voltage, the forward J-V characteristics (for $V>3kT/q$) is represented by:

$$J = \exp \left( \frac{qV}{nkT} \right)$$

Where $n$ is the ideality factor, given by:

$$n = \frac{q}{kT} \frac{\partial V}{\partial \ln J} = \left[ 1 + \frac{\partial \Delta \phi}{\partial V} + \frac{kT}{q} \frac{\partial (\ln A^{**})}{\partial V} \right]^{-1}$$

Ideal curves are shown in Fig. 2.8, where $n = 1.02$ for the W-Si diode and $n = 1.04$ for the W-GaAs diode\(^7\). The extrapolated value of current density at zero voltage is the saturation current $J_S$, and the barrier height can be obtained from the equation:

$$\phi_{Bn} = \frac{kT}{q} \ln \left( \frac{A^{**}T^2}{J_S} \right)$$
Fig. 2.7 Detailed energy-band diagram of a metal n-type semiconductor contact with an interfacial layer of the order of interatomic distance.\cite{8}
Fig. 2.8 Forward current density versus applied voltage of W/Si and W/GaAs diodes [18].
Fig. 2.9 Theoretical saturation current density at 300 K versus barrier height for a Richardson constant of 120 A/cm²/K².
Fig. 2.10 (a) PtSi/Si diode with a diffused guard ring. (b) Comparison of experimental with theoretical prediction of the equation for $J_R$ for a PtSi/Si diode$^{[2]}$. 
Fig. 2.11 Reverse leakage current as a function of diode diameter formed on n-type silicon with $N_D = 6 \times 10^{15}$ cm$^{-3}$.

$V_R = 10$ VOLTS

$V_R = 0.1$ VOLTS
The value of $\phi_{Bn}$ is not very sensitive to the choice of $A^{**}$, since at room temperature, a 100% increase in $A^{**}$ will cause an increase of only 0.018V in $\phi_{Bn}$. The theoretical relationship between $J_S$ and $\phi_{Bn}$ at room temperature is shown in Fig. 2.9 for $A^{**} = 120$ A/cm$^2$/K$^2$. For other values of $A^{**}$, parallel lines can be drawn on this plot to obtain the proper relationship. In the reverse direction, the dominant effect is due to the Schottky-barrier lowering, or

$$J_R = J_S \quad \text{(for } V_R > 3kT/q)$$

$$= A^{**}T^2 \exp\left(-\frac{q\phi_{Bn}}{kT}\right) \exp\left(\frac{+q\sqrt{\frac{q\xi}{4\pi\varepsilon_S}}}{kT}\right)$$

(2.6)

Where

$$\xi = \sqrt{\frac{2qN_D}{\varepsilon_S}} \left(V + V_{bi} - \frac{kT}{q}\right)$$

If the barrier height $q\phi_{Bn}$ is sufficiently smaller than the bandgap so that the depletion-layer generation-recombination current is small in comparison with Schottky emission current, then the reverse current with the reverse bias is as given in Eqn. (2.6).

However, for most of the practical Schottky diodes, the dominant reverse component is the edge-leakage current, which is caused by the sharp edge around the periphery of the metal plate. To eliminate this effect, metal-semiconductor diodes have been fabricated with a diffused guard ring as shown [9] in Fig. 2.10(a). The guard ring is a deep p-type diffusion, and the doping profile is tailored to give the p-n junction a higher breakdown voltage than that of the metal-semiconductor. Because of the elimination of
the sharp-edge effect, near-ideal reverse and forward I-V characteristics have been obtained. Fig. 2.10 (b) shows a comparison between experimental measurement from a Pt/Si diode with guard ring and theoretical calculation based on the equation for $J_R$.

The sharp increase in current near 30 V is due to avalanche breakdown and is expected for the diode with a donor concentration of $2.5 \times 10^{16} \text{cm}^{-3}$.

The efficacy of guard ring structures in presenting premature breakdown and surface leakage can be ascertained by studying reverse leakage current as a function of

---

**Fig. 2.12** Theory and experiment of reverse characteristics for a RhSi/Si diode$^{[2]}$. 

---

The sharp increase in current near 30 V is due to avalanche breakdown and is expected for the diode with a donor concentration of $2.5 \times 10^{16} \text{cm}^{-3}$.

The efficacy of guard ring structures in presenting premature breakdown and surface leakage can be ascertained by studying reverse leakage current as a function of
diode diameter at constant reverse bias. For this purpose, arrays of Schottky diodes with
different diameters can be formed on the semiconductor. Fig. 2.11 demonstrates the
measured reverse leakage currents as a function of diode diameter. The solid lines
drawn through the experimental data have slopes equal to 2, showing that the leakage
currents are proportional to the device area. If, on the other hand, the leakage currents are
dominated by edge effects, the data would be expected to be along straight lines with
slopes equal to unity.

For some Schottky diodes, the reverse current has additional voltage dependence.
This dependence arises from the fact that if the metal-semiconductor interface is free
from intervening layers of oxide and other contaminants, the electrons in the metal have
wave functions that penetrate into the semiconductor energy gap. This is a quantum-
mechanical effect that results in a static-dipole layer at the metal-semiconductor interface.
The dipole layer causes the intrinsic barrier height to vary slightly with the field, so
∂ΦBO/∂ξm ≠ 0. To a first approximation the static lowering can be expressed as:

\[(\Delta \phi)_{\text{static}} \equiv \alpha \xi_m\]

Where \(\alpha = \partial \Phi_{BO} / \partial \xi_m\). Fig. 2.10 shows good agreement between the theory and
measurement of the reverse current in a RhSi-Si diode, based on an empirical value of \(\alpha = 17\text{Å}\).
CHAPTER 3
IMPLEMENTATION OF LABVIEW™

3.1 Graphical Programming

Conventional programs for data acquisition are text-based, meaning that the program code is entered as lines of text. In recent years, though, a more powerful approach to programming has emerged with the development of better programming environments – the graphical programming language – ‘G’. Programs are written in block-diagram form, rather than in text-based form. One of the most widely used languages in the graphical programming paradigm, LabVIEW™, has been used here for device characterization of Schottky and MOS devices.

3.1.1 Structure of LabVIEW™

LabVIEW™ is a general-purpose programming system, but it also includes libraries of functions and development tools designed specifically for data acquisition and instrument control. LabVIEW™ programs are called virtual instruments (VIs) because their appearance and operation can imitate actual instruments. However, VIs are similar to the functions of conventional language programs.

A VI consists of an interactive user interface, a dataflow diagram that serves as the source code, and icon connections that allow the VI to be called from the higher level VIs. More specifically, VIs are structured as follows:

- The interactive user interface of a VI is called the front panel, because it simulates the front panel of physical instrument. The front panel can contain knobs, push buttons, graphs and other controls and indicators.
• The VI receives instructions from a block diagram, which is written in G. The block diagram is a pictorial solution to the programming problem. The block diagram is also the source code for VI.

• VIs are hierarchical and modular in that they can be used as top-level programs or as subprograms within other programs or subprograms. A VI within another VI is called a subVI. The icon and connector of a VI work like a graphical parameter list so that other VIs can pass data to a subVI.

Thus it is seen that LabVIEW™ is a modular programming language. The application can be divided into a series of tasks, which can be divided again until a complicated program can be divided into a series of simple subtasks. A VI can be built to accomplish each subtask and these VIs can be combined on another block diagram to accomplish a larger task. Finally, the top-level VI contains a collection of subVIs that represent application functions.

**Front Panel**

The user interface of a VI is like the user interface of a physical instrument – the front panel. The front panel of a VI is primarily a combination of controls and indicators. Controls simulate instrument input devices and supply data to the block diagram of the VI. Indicators simulate instrument output devices that display data acquired or generated by the block diagram of the VI.

**Block Diagram**

The diagram window holds the block diagram of the VI, which is the graphical source code of a graphical VI. The block diagram is constructed by wiring together objects that send or receive data, perform specific functions, and control the flow of execution. The
principle that governs a LabVIEW™ program execution is called data flow. This means that a node executes only when all data inputs have arrived; the node supplies data to all of its output terminals when it finishes executing; and data passes immediately from source to sink (or destination) terminals.

Data flow contrasts with the control flow method of executing a conventional program, in which instructions are executed in the sequence in which they are written. Data flow execution is data driven or data dependent.

**Icon and Connector**

When an icon of a VI is placed on the diagram of another VI, it becomes a subVI, the LabVIEW version of subroutine. The controls and indicators of a subVI receive data and return data to the calling VI’s diagram. The connector is like the parameter list of function call; the connector terminals act like parameters. Each terminal corresponds to a particular control or indicator on the front panel. A connector receives data at its input terminals and passes the data to the subVI code via the subVI controls, or receives the results at its output terminals from the subVI indicators.

**3.1.2 Performance Parameters in LabVIEW™**

In traditional LabVIEW™ programming, the programs are designed in a top-down design where a program is composed of hierarchical subVIs. In addition to this, application state information is implemented with global variables, which results in complicated data dependencies and rate conditions. Its ease of maintenance and the ability of the user to add new functionality or fix existing bugs define the efficiency of a program in
LabVIEW™. Thus, certain parameters have been defined by which the efficiency of a LabVIEW™ program is measured\cite{11}.

**Scalability**

A way of increasing the performance of an application is to distribute its work among several machines. An example of this approach is seen in data acquisition applications. Traditionally, all the functional units are implemented as a single entity. The scalability of the system can be improved by distributing the work such as performing the data acquisition on one computer, computationally intense analysis and processing on another, while yet another computer archives results in a database. The key factor for being able to distribute the functionalities of the system is to isolate key parts of the application from one another and to decouple the Graphical User Interface (GUI) handling from the application logic.

**Maintainability**

A basic LabVIEW™ program consists of an application logic, which runs the program, and the GUI, which acts as an interface between the system and the user. As the application logic or the GUI grows more complicated, the code becomes even harder to understand and modify if both the GUI handling and the application logic are in the same VI or intertwined throughout the VI hierarchy. In cases where the change cycles for the GUI and the application logic are different, multiple GUIs for the same application logic are needed. If the code of both the GUI and the application logic is located in the same VI, they cannot be separately changed according to their own change cycle.
3.2 Applications of LabVIEW™

Data Acquisition and Signal Conditioning

LabVIEW™ is used to acquire data and control devices via IEEE-488 (GPIB), RS-232/422 and modular (VXI or CAMAC) instruments as well as plug-in I/O boards. PC-based data acquisition (DAQ) systems and plug-in boards are used in a very wide range of applications in the laboratory, in the field, and on the manufacturing plant floor. Typically, DAQ plug-in boards are general-purpose data acquisition instruments that are well suited for measuring voltage signals. However, most real-world sensors and transducers generate signals that must be conditioned before a DAQ device can reliably and accurately acquire the signal. This front-end processing, referred to as signal conditioning, includes functions such as signal amplification, filtering, electrical isolation, and multiplexing. Therefore, most PC-based DAQ systems include some form of signal conditioning in addition to the plug-in DAQ board and personal computer.

Industrial Automation

For Industrial Automation, a component of LabVIEW™ called BridgeVIEW™ is utilized. Using OPC (Object Linking and Embedding for Process Control) connectivity, BridgeVIEW™ combines monitoring and control with industrial measurements such as high-speed data acquisition for vibration analysis, image acquisition for machine vision, and motion control.

BridgeVIEW™ provides the flexibility to monitor and control the system while giving access to industrial measurements and analysis. BridgeVIEW™ adds a configurable tag processing engine that performs functions such as alarm and event management, historical data logging, networking, and security. With this functionality, BridgeVIEW™
is the ideal system for monitoring applications and larger channel-count applications for SCXI, FieldPoint, and industrial devices.

**Multithreading**

Multithreading is the ability of the operating system to subdivide specific operations within a single operation into individual threads, each of which can theoretically be executed in parallel. Thus the operating system divides its time not only between each application, as in multitasking, but also between each thread in an application. A multithreaded LabVIEW\textsuperscript{TM} program is divided into three threads – a user-interface thread, a data acquisition thread, and an instrument control thread, each of which can be assigned a priority and operated independently. Thus, multithreaded applications can have multiple tasks progressing in parallel with other applications.

**Data Analysis**

The LabVIEW\textsuperscript{TM} analysis VIs process blocks of information represented in digital form. They cover the major processing areas\textsuperscript{111}: 

- Pattern generation – contains VIs that generate digital patterns and waveforms.
- Digital signal processing – contains VIs that perform frequency domain transformations, frequency domain analysis, time domain analysis, and other transforms, such as the Hartley and Hilbert transforms.
- Measurement-based analysis – contain VIs that perform measurement-oriented functions such as single-sided spectrums, scaled windowing, and peak power and frequency estimation.
- Digital filtering – contain VIs that perform IIR, FIR, and nonlinear, digital filtering functions.
• Smoothing windows — contain VIs that perform data windowing.

• Probability and Statistical analysis — contain VIs that perform descriptive statistic functions, such as identifying the mean or the standard deviation of a set of data, as well as inferential statistics for probability and analysis of variance (ANOVA).

• Curve fitting — contains VIs that perform algebraic functions and interpolations.

• Numerical analysis — contains VIs that use numerical methods to perform root-finding, numerical integration, and peak detection.

The analysis VIs perform numerical operations using the central processing unit (CPU) and a floating-point coprocessor (FPC). Many of the VIs take advantage of the processing capabilities of the CPU and the FPU, thereby minimizing execution time of data analysis tasks.

The data analysis VIs use the in-place data processing algorithms. That is, the algorithms allocate minimal data space and process the data within that space. In-place processing minimizes memory requirements, so that the larger blocks of data can be processed.

**Communication Applications**

Networking is done in software applications to allow one or more applications (clients) to use the services of another application, such as a data collection application running on a dedicated computer, which acts as the server.

Several networking *protocols* have emerged as accepted standards for communications between the processes, most of which are in-built in LabVIEW™, such as Transmission Control Protocol (TCP), User Datagram Protocol (UDP), Dynamic Data Exchange (DDE) and Object Linking and Embedding (OLE).
Fast Fourier Transforms

The Fast Fourier Transforms is one of the most powerful signal analysis tools applicable to a wide variety of fields such as spectral analysis, digital filtering, acoustics, applied mechanics, medical imaging, model analysis, numerical analysis, seismography, instrumentation and communications.

3.3 LabVIEW™ in Device Characterization

3.3.1 Introduction

One of the primary applications of LabVIEW™ in the field of device characterization is in determining the current-voltage characteristics of semiconductor devices. In this particular application, it has been used as the driver for the Source-Measure Unit (SMU), which is interfaced with the Device Under Test (DUT) using the GPIB IEEE 488.2 interface.

3.3.2 Program Description

The program can be basically divided into parts. The front panel of the program simulates the front panel of the Source Measure Unit (SMU) and allows the user to input parameters such as the start and stop voltages, integration time, delay time, step voltage, current compliance value, etc. Device-dependent parameters, such as the oxide thickness in MOS Capacitors can also be entered on the front panel. LabVIEW™ uses the concept of Graphical Object-oriented programming which implies that each module of the program is independent of the others, among other aspects.
Fig. 3.1. A sequence of the block-diagram of LabVIEW™ program used for device characterization

Fig. 3.2. Front-panel simulation of the SMU in LabVIEW™
As shown in Figs. 3.1 and 3.2, while the front panel is only the simulation of the instrument, the diagram contains the actual program (given in Appendix A). Various GPIB interface commands are available in LabVIEW™ to drive any instrument with the software. Communication between the instrument and the DUT takes place with the help of these interface commands. Two of them are listed here, along with their functionality.

**GPIB Write:** With the proper address provided, this module writes data to the instrument (Source Measure Unit) after each increase in the supply voltage with the step provided. Written data comprises of the above-mentioned parameters.

**GPIB Read:** This command is used to read data from the Source Measure Unit. This data comprises of measured current values read after each iteration.
CHAPTER 4
THE SOURCE MEASURE UNIT

4.1 Introduction

The Keithley 236 Source Measure Unit (SMU) is a programmable instrument capable of sourcing and measuring current or voltage simultaneously. This instrument has been the principal tool of measurement of the electrical characteristics of the various samples considered in this study. The fundamental models of the Source Measure Units are shown in Fig. 4.1. When programmed to source voltage, the $I_{\text{METER}}$ is connected in series with the $V_{\text{SOURCE}}$ and output. When programmed to source current, the $V_{\text{METER}}$ is connected across (in parallel to) the $I_{\text{SOURCE}}$ and output$^{[13]}$.

![Fundamental Methods (a) Source V Measure I, (b) Source I Measure V][13]

Fig. 4.1: Fundamental Methods (a) Source V Measure I, (b) Source I Measure $V^{[13]}$
4.1.1 Source Capabilities

$V_{\text{SOURCE}}$ – As a voltage source, the Model 236 can source from $\pm 100\mu$V to $\pm 110$V with a programmable current compliance limit of up to 100 mA.

$I_{\text{SOURCE}}$ – As a current source, the Model 236 can source from $\pm 100$fA to $\pm 100$mA with a programmable voltage compliance of up to 110V. Compliance limits are used to protect external circuitry or DUT (Devices Under Test). Setting an appropriate current compliance (I-limit) can prevent excessive power dissipation in a device. Setting an appropriate voltage can protect a device susceptible to damage by overvoltage.

4.1.2 Measure Capabilities

$I_{\text{METER}}$ – When configured to measure current, the Model 236 can measure from $\pm 10$fA to $\pm 100$mA.

$V_{\text{METER}}$ – When configured to measure voltage, the Model 236 can measure from $\pm 10$µV to $\pm 110$V.

In addition to these modes of operations, the Source Measure Unit can also be used in Source only and Measure only modes.

4.1.3 Source-Delay-Measure

Source Measure Unit operation (dc and sweep) consists of a series of source-delay-measure (SDM) cycles, in which a delay is introduced to allow for the source to settle before the measurement is made. The total time period of the delay includes an internal (default) delay and the user programmed delay, as shown in Fig. 4.2. With the default
delay enabled, a short delay is used to allow for internal settling on the low current ranges. The default delay is approximately equivalent to five RC time constants of the selected current range for either Source I or Source V.

![Source-Delay-Measure Cycle](image)

**Default Delay**: Fixed delay for instrument settling

**Delay**: Additional delay for device under test or system capacitance

**Fig. 4.2 Source-Delay-Measure (SDM) Cycle**[13]

A programmable delay (from 0 msec to 65 sec) can also be used to compensate for the longer settling caused by external circuitry. The more the capacitance seen at the output, the more settling time that is required for the source. The actual delay period needed can be calculated or determined by trial and error. For resistive loads and higher currents, the programmable delay is set to 0 msec.

4.1.4 Operating Functions (dc and sweep)

In dc operation (dc function selected), a constant dc voltage or current is applied to the output. This operation consists of a continuous series of SDM cycles. During each SDM cycle, the measured reading is internally updated, making them available for display. The programmed source value is displayed on the left side of the display and the subsequent measurement is shown on the right side. All readings are not displayed. The display is
slower than the internal measure update rate. However it is possible to get all the readings over the bus and read out on the PC.

In sweep operation (sweep function selected), the Source Measure Unit sweeps through a user-defined list of points specifying source values and delay times for a waveform (fixed-level, staircase or pulse). An SDM cycle occurs during each programmed step or point of the sweep. Each measurement in the sweep is stored in the sweep buffer.

4.2 Operating Boundaries

Depending on the approach to the program and the nature of the output (passive or active load), the 236 Source Measure Unit can operate in any of the four quadrants. The source-measure capabilities of the SMU are shown in Fig.4.3. When operating in the first or third quadrant, Source Measure Unit is operating as a source. That is, the Source Measure Unit is delivering power to a load. When operating in the second or fourth quadrant, Source Measure Unit is operating as a sink. As a sink, it is dissipating power rather than sourcing it. An external source or an energy storage device, such as a capacitor or a battery, can force operation in the sink region. For example, if a 12 V battery is connected to a Source Measure Unit that is programmed for +10V, sink operation will occur in the second quadrant (source +V and measure –I).

4.2.1 Source I Measure V

The operating boundaries in a single quadrant for Source I and Measure V is shown in Fig. 4.4. The voltage limit load line represents the programmed compliance limit set by the user. The current source load line represents the source current programmed by the
user. These load lines are boundary lines that represent the operating limits of the Source Measure Unit for this quadrant of operation. The operating boundaries for the other three quadrants are similar.

The load (DUT) that is connected to the output determines the location on the boundary line that the Source Measure Unit operates. Fig. 4.5 shows operation examples for resistive loads that are 500Ω and 1KΩ respectively. In these examples, the Source Measure Unit is programmed to source 16mA and limit (measure) 12V.

Fig. 4.3: Source-Measure Capabilities\[13\]
Fig. 4.4: I-Source Operating Boundaries

\[ V_m = I_s \cdot R \]
\[ = (16 \text{mA}) \cdot (500 \Omega) \]
\[ = 8 \text{V} \]

Fig. 4.5 I-Source Operations (a) Normal I-Source Operation (b) I-Source in Compliance\[13\]
In Fig.4.5 (a), the Source Measure Unit is sourcing 16mA to the 500Ω load and subsequently measures 8V. As long as the DUT load line intersects the current source load line, the Source Measure Unit will be able to source its programmed current (16mA). Fig.4.5 (b) demonstrates the effect of increase in the resistance of the load to a value of 1kΩ. The DUT load line intersects the voltage limit load line placing the Source Measure Unit in compliance. In compliance, the Source Measure Unit will not be able to source its programmed current (16 mA). Instead, it will source only 12mA.

As the resistance increases, the slope of the DUT load line increases. As resistance approaches infinity (open output), the Source Measure Unit will source virtually 0 mA at 12V. Conversely, as resistance decreases, the slope of the DUT load line decreases. At zero resistance (shorted output), the Source Measure Unit will source 16mA at virtually 0 V. Regardless of the load, voltage will never exceed the programmed compliance of 12V. Also, the maximum power to a DUT in this case will never exceed 192 mW (12 V X 16 mA).

4.2.2 Source V Measure I

The operating boundaries in a single quadrant for Source V Measure I are shown in Fig.4.6. The current limit load line represents the programmed compliance limit programmed by the user. The voltage source load line represents the source voltage programmed by the user. These load lines are boundary lines that represent the operating limits of the Source Measure Unit for this quadrant of operation. The operating boundaries for the other three quadrants are similar.
The location of operation of the SMU in the boundary depends on the load (DUT) that is connected to its output. Fig.4.7 shows operation examples for resistive loads that are 500 Ω and 200 Ω respectively. In these examples, the Source Measure Unit is programmed to source 10 V and limit (measure) 25 mA. In Fig.4.7 (a), the Source Measure Unit is sourcing 10 V to the 500 Ω load and subsequently measuring 20 mA.

Fig. 4.7 V-Source Operating Boundaries

Fig. 4.8 V-Source Operations
(a) Normal V-Source Operation
(b) V-Source in Compliance
As long as the DUT load line intersects the voltage source load line, the Source Measure Unit will be able to source its programmed voltage (10V). Fig. 4.7 (b) shows the effect of the resistance of the load as it is decreased to 200 Ω. The DUT load line intersects the current limit load line, placing the Source Measure Unit in compliance. In compliance, the Source Measure Unit will not be able to source its programmed voltage (10V). Instead, it will source only 5V.

As the resistance decreases, the slope of the DUT load line increases. At zero resistance (shorted output), the Source Measure Unit will source virtually 0 V at 25 mA. Conversely, as resistance increases, the slope of the DUT load line decreases. At infinite resistance (open output), the Source Measure Unit will source 10 V at virtually 0 mA. Regardless of the load, the current will never exceed the programmed compliance of 25 mA. Also, maximum power to a DUT in this case will never exceed 250 mW (10V X 25 mA).

4.2.3 Mode of Operation Used

The Source Measure Unit has been used in the Source V Measure I mode for obtaining the Current-Voltage characteristics of the DUTs considered. The device-dependent commands for the 236 Source Measure Unit are given in Appendix B.

4.3 The 236 Source Measure Unit Features

4.3.1 Dc Operation

The 236 SMU can operate in the sweep and the dc modes. In the experiments performed, the dc mode has been used. Some of the features of this mode are as given below.
SELECT SOURCE AND FUNCTION — The SOURCE MEASURE button toggles the Source Measure Unit between Source V, Measure I and Source I, Measure V. The FUNCTION button toggles the Source Measure Unit between dc operation and sweep operation.

SET COMPLIANCE AND MEASURE RANGE — Compliance limits are set in order to protect the external circuitry (i.e., DUT) from damage. When sourcing voltage, a current compliance value is set. The Source Measure Unit will never source a current that will exceed the programmed current compliance limit. Conversely, when sourcing current, a voltage compliance limit is set.

AUTORANGE — With AUTORANGE enabled, the Source Measure Unit will go to the lowest possible (most sensitive) range to make the measurement. The AUTORANGE button toggles between autorange and the fixed range selected when compliance was set.

INTEGRATION TIME — The integration time is used to check and/or change the integration period of the Source Measure Unit. The selectable integration times offer a trade-off between speed, resolution and noise rejection. The fast integration period provides the fastest measurements and should be used when speed is the most important consideration. At the other extreme, the line-cycle integration period provides the slowest but most stable (quieter) measurements.

FILTER — Filtering is used to stabilize noisy measurements. The unit does this by averaging a number of reading conversions and then displaying (or storing) the result. The number of readings that can be averaged (filtered) is 2, 4, 8, 16 or 32. FILTER disabled is synonymous to averaging one reading.
SUPPRESS – Suppression allows a stored offset value to be subtracted from subsequent measured readings. When SUPPRESS is enabled, the next conversion will be internally stored as a baseline. All subsequent readings will be the difference between the suppressed value and the actual signal level. A suppressed value can be stored for both the voltage source and the current source. Suppressing a value while in dc operation will process readings already stored in the sweep buffer. The suppressed value will be algebraically subtracted from every measurement point in the sweep.

4.4 The GPIB (General Purpose Interface Bus)

The GPIB is an interface for connecting controllers to test instruments. It uses high transfer rates to exchange data between the controller and the test instrument either in the Talk, Listen or Control modes. A Talker sends data messages to one or more listeners, which receive the data. The Controller manages the flow of information on the GPIB by sending commands to all devices. The GPIB is similar to an ordinary computer bus, except that a computer has its circuit cards interconnected via a backplane – the GPIB has stand-alone devices interconnected to standard cables. Thus, a computer equipped with GPIB hardware performs the roles of Talker/Listener and Controller.

4.4.1 Interfacing the SMU with GPIB IEEE 488.2

The IEEE 488.2 standard defines the way in which the GPIB controller sends commands and data to the test instrument, which contains the DUT, and this is interfaced with the controller. As described in section 3.2, LabVIEW™ can be used to acquire data and
simulate test instruments. The 236 Source Measure Unit has been interfaced with the computer using the National Instruments GPIB IEEE 488.2.

4.4.2 IEEE 488.2 Controller Requirements
The IEEE 488.2 defines a number of controller-specific protocols that include interface capabilities, bus control sequences and bus protocols. An IEEE 488.2 controller must be able to:\[14\]:

- Set the Remote Enable (REN) signal line either TRUE or FALSE
- Pulse the Interface Signal (IFC) line TRUE for greater than 100µsec
- Send or receive the IEEE 488.2 codes, data formats, protocols and common commands
- Sense the state of the Service Request (SRQ) signal line
- Investigate each bit of an instrument status line
- Timeout an I/O transaction

IEEE 488.2 has the capability to interface with a number of instruments, but has been used to control only instrument here – the Keithley 236 SMU, which in turn controls the set-up in which the DUT is housed. The DUT set-up is explained in detail in section 4.4.

4.4.3 IEEE 488.2 Data Coding and Formats
The IEEE 488.2 defines the coding and formats for all numerical data and character strings – for example 7-bit ASCII code for alphanumerics, 8-bit binary code for integers, and IEEE standard 754 codes for binary floating-point numbers\[15\]. IEEE 488.2
also defines the formats for decimal, hexadecimal and octal numbers, as well as formats to send blocks of 8-bit bytes and ASCII character strings.

4.4.4 IEEE 488.2 Common Commands and Queries

IEEE 488.2 defines programming commands for executing operations to command and report status of the instrument and queries used to receive common status information. The functions of these commands and queries fall into the following categories\(^\text{[16]}\):

- Automatic address configuration (Auto Configure)
- Instrument-specific information and parameters (System data)
- Internal Instrument Operations (Internal Operations)
- Operation synchronization (Synchronization)
- Macro definitions (Macro)
- Parallel poll responses (Parallel Poll)
- Device trigger and responses (Trigger)
- Passing control (Controller)
- Setting the state of the instrument (stored settings)

A table containing a complete list of the common commands and queries along with a brief functional description, the designated query and the compliance requirements for the GPIB IEEE 488.2 is shown in Appendix C.
4.5 The AT-GPIB/TNT Board

The AT-GPIB/TNT is an IEEE 488 interface for the IBM PC AT and compatible computers equipped with 16-bit ISA slots. The AT-GPIB/TNT sustains data transfer rates of up to 1.5 Mbytes/s using the IEEE 488.1 3-wire handshake.

4.5.1 The Plug and Play Concept

A plug and play version of the AT-GPIB/TNT has been used in the experiment. In the plug and play version, the hardware resources of the interface (I/O address, DMA channel, and interrupt level) is allocated by the operating system through the NI 488.2 driver. This eases the system configuration of PCI ISA systems by automatically configuring each board address, interrupt and DMA channel, without user intervention at system startup.

4.5.2 Features of the AT-GPIB/TNT (Plug and Play)

ISA Bus Interface Logic – The ISA Bus Interface Logic decodes the control signals of the ISA bus to provide access to the internal registers of the AT-GPIB/TNT. The AT-GPIB/TNT can be used with DMA disabled in an 8-bit PC/XT slot as well.

FIFO – A 16-bit by 16-deep FIFO buffer on the AT-GPIB/TNT buffers data sent to or received from the GPIB. By buffering the data, the ISA bus and the GPIB overlap their respective accesses to the FIFO, rather than one bus waiting for the other to complete the cycle.

I/O Address Decode - AT-GPIB/TNT (Plug and Play) occupies 32 bytes in the ISA I/O space. The Plug and Play software configures the AT-GPIB/TNT automatically.
DMA Channel and Interrupt Level Selection — The AT-GPIB/TNT (Plug and Play) uses one out of at least 7 interrupt levels and one out of at least 3 DMA channels. In the AT-GPIB/TNT (Plug and Play), the DMA channel and interrupt level are automatically configured by the Plug and Play software.
CHAPTER 5

RESULTS AND DISCUSSION

This chapter focuses on the current-voltage (I-V) characteristics and theoretical analyses of the experimental data. Two sets of devices were considered in the analysis – Metal Semiconductor Contacts and Metal Oxide Semiconductor (MOS) structures. The measurements were performed using a Keithley 236 Source Measure Unit (SMU), driven by LabVIEW™ software, described in Appendix A. As discussed in a previous section, the interface between the SMU and the software was provided by the GPIB IEEE 488.2. The I-V measurement technique consists of applying a desired voltage across the device and measuring the corresponding current. The technique can be non-destructive by placing a compliance limit on the current, which prevents it from crossing a certain limit that might damage the DUT.

5.1 Tantalum Silicide/Silicon

In recent years, device performance has been limited by the high sheet resistance of polycrystallline silicon. Thus, refractory metal silicides, such as Titanium Silicide (TiSi$_2$) and Tantalum Silicide (TaSi$_2$) have been investigated because of their low contact resistance at the source, drain and gate regions of MOS transistors and their high thermal stability. There is a layer of native oxide present at the metal-silicon interface, which is dissolved and the reaction between Tantalum and Silicon takes place$^{[11]}$. 
**Process Description**

The process flow for the fabrication of the TaSi$_2$/Si is shown schematically in Fig. 5.1. The wafers are initially rinsed in cold de-ionized water and then spin-dried. This is followed by rinsing them in hot de-ionized water and spin-drying again. The wafers are then pre-cleaned in a furnace and metal deposition takes place. The photoresist is first applied on the frontside and then hard baked at a temperature of 115°C. The photolithography process is then completed by aligning the mask and exposing the wafers to form the pattern. This process is followed by TaSi$_2$ dry etch and annealing in forming gas at a temperature of 400°C for 30 minutes.

The Tantalum Silicide films are in the thickness range of 100-900 Å. The patterned TaSi$_2$/Si devices are circular in geometry with diameters in the range of 100 - 500 µm. The TaSi$_2$ films are deposited on n-silicon and p-silicon of orientation <100> and resistivity in the range of 2-20 Ωcm. The backside metal comprises of 3000 Å of sputter-deposited Al films.
Fig. 5.1 Process Flow for the fabrication of TaSi$_2$/Si diode (continued)
5.1.2 Results

Sheet resistances of TaSi$_2$/Si were carefully measured using the standard four-probe technique. The values of sheet resistance obtained were in the range of 34.5Ω/□ to 421Ω/□ depending on the substrate and the film thickness. These values lead to resistivities in the range of 34.5μΩcm to 421μΩcm for a tantalum silicide film thickness of 100 Å. These values are in accord with those reported in the literature$^{[18]}$, as can be seen in Table 5.1.
Table 5.1 Published values of Tantalum Silicide Resistivities\textsuperscript{[18]}

<table>
<thead>
<tr>
<th>Researcher</th>
<th>Robins</th>
<th>Padnos</th>
<th>Keifer and Benesovsky</th>
<th>Wehrmann</th>
</tr>
</thead>
<tbody>
<tr>
<td>Resistivity ((\mu) (\Omega)-cm)</td>
<td>38.0</td>
<td>8.5 – 38.0</td>
<td>46</td>
<td>38.0</td>
</tr>
</tbody>
</table>

It is to be noted here that the resistivity is simply the product of sheet resistance and thickness. In Table 5.1, the published values of the TaSi\(_2\) resistivities are summarized.

The experimental I-V plots obtained for TaSi\(_2\)/Si devices are presented in Figs. 5.2, 5.3, and 5.4. The actual I-V plots are shown in Figs. 5.2 (a), 5.3 (a) and 5.4 (a). The In I v/s V plots are shown in Figs. 5.2 (b), Fig. 5.3 (b) and 5.4(b). The value of the barrier height \(\phi_b\) is obtained by extrapolating the curves to zero voltage, as demonstrated in the In I v/s V plots. The extrapolated value of the current density at zero voltage is the saturation current density \(J_s\), and the barrier height can be obtained from the equation:

\[
\phi_{bn} = \frac{kT}{q} \ln \left( \frac{A^{**}T^2}{J_s} \right)
\]

It is to be noted here that the evaluation of the barrier height, in this study, has been made for the most simplistic situation. It is assumed here that the device has zero series resistance. The A** values are assumed from the literature. The dependency of A** on the doping concentration in the semiconductor, temperature, voltage, etc., has been neglected. In addition, the value of the diode quality factor, \(n\), has been taken to be unity. This is true only for moderately doped silicon and under specific voltage conditions. The
experimental plots of I v/s V have been compared to the plots generated by the simulation program (written in Visual Basic 6.0\textsuperscript{[19]}) assuming the established values for barrier height from literature\textsuperscript{[18]} and using it in the equation given below:

\[ J = J_s \exp\left(\frac{V - IR_s}{nkT}\right) \]

Where \( J_s = A**T^2 \exp\left(\frac{-\phi_b}{kT}\right) \).

For \( n = 1 \) and \( R_s = 0 \), the above equation reduces to:

\[ J = J_s \exp\left(\frac{V}{kT}\right) \]

The simulated ln I v/s V plots are shown in Figs. 5.5 and 5.6. The experimental results are tabulated in Table 5.2 below. The simple user interface designed to enter the device parameters into the simulation program in Visual Basic 6.0 is shown in Fig. 5.2. The detailed results of the simulation are presented in Appendix D.

<table>
<thead>
<tr>
<th>( \text{Ln } I_s )</th>
<th>-13.5</th>
<th>-12.0</th>
<th>-9.0</th>
<th>-5</th>
</tr>
</thead>
<tbody>
<tr>
<td>( \phi \text{ (eV)} )</td>
<td>0.6</td>
<td>0.564</td>
<td>0.49</td>
<td>0.38</td>
</tr>
</tbody>
</table>

\textbf{Table 5.2} Experimental Values for Barrier Height (\( I_s \) in Amps)
Fig. 5.2 The simple user interface written in Visual Basic 6.0[19]
Fig. 5.3. (a) I-V plot, (b) Ln(I) v/s V plot for TaSi$_2$ for the positive I-V range.

Fig. 5.4. (a) I-V plot, (b) Ln(I) v/s V plot for TaSi$_2$ for the positive I-V range.
Fig. 5.5. (a) I-V plot, (b) \( \text{Ln}(I) \text{ v/s V} \) plot for \( \text{TaSi}_2 \) for the positive I-V range.
Fig. 5.6. Simulated plot for $V$ v/s Log ($I$) plot for TaSi$_2$.

Fig. 5.7. Simulated plot for $V$ v/s Log ($I$) plot for TaSi$_2$. 
In Fig. 5.3(a), 5.4(a) and 5.5(a), the experimentally obtained current-voltage characteristics of TaSi₂/Si are presented. These measurements have been performed on three different samples of TaSi₂/Si. In order to obtain the barrier height from the experimentally measured I-V data, ln I v/s V plots corresponding to these measurements are presented in Figs. 5.3(b), 5.4(b), 5.5(b) respectively. These ln I values are fit to a straight line. The intercept on the ln I axis corresponding to V = 0 yields the values of Iₛ, which subsequently results in Jₛ and hence the barrier height. The results of the simulation of ln I v/s V are presented in Figs. 5.6 and 5.7. Again, the ln I intercept corresponds to V = 0 yields Iₛ and hence Jₛ. The barrier height is then determined from the value of Jₛ.
5.2 Metal Oxide Semiconductors (MOS)

A schematic showing the different stages of MOS capacitor process fabrication scheme is shown in Fig. 5.8. The bare wafers considered are of p-type Silicon of 4 inch diameter. They are cleaned in a 5:1 H₂SO₄ : H₂O₂ mixture for 10 minutes, followed by mixing in hot and cold de-ionized water respectively for 10 minutes each. This is followed by wet etch in native oxide for 3 minutes and cold de-ionized water rinse for 5 minutes and spin-drying. After this, furnace pre-cleaning is done in a mixture of 100:1 H₂O:HF for 1 minute. Then oxidation is performed at a temperature of 950° C to achieve a target thickness of 100 Å.

The second step is the deposition of the metal, which is performed by first furnace pre-cleaning the wafer in a mixture of 100:1 H₂O:HF for 1 minute, and cold de-ionized water rinse for 5 minutes. The actual deposition is performed at a base pressure of $8 \times 10^{-7}$ Torr and at a temperature of 75° C to achieve a thickness of 4000 Å. The sheet resistivity is then measured. The third step is photolithography, involving transfer of a pattern of circular shapes of diameters in the range of 100-500µm in steps of 100µm, which forms the contact to the devices (capacitors). The step begins with application of photoresist to the frontside and hardbaking it on a hard bake at 115°C. The wafer is then exposed to UV rays through a glass mask that is opaque at the circles that form the pattern. The UV rays that are incident pass through the transparent region of the mask. When this is developed, we get the derived pattern with the photoresist on it. This is followed by dry etch at 115°C for 1 minute to remove the metal that is exposed. Finally, the photoresist is stripped and annealed in forming gas at 400°C for 30 minutes to complete the process.
Fig. 5.8. Process Flow for the fabrication Metal Oxide Semiconductors
Fig. 5.8. Process Flow for the fabrication of Metal Oxide Semiconductors (continued)
5.2.1 Fowler-Nordheim Tunneling

The Fowler-Nordheim Tunneling (FNT) effect deals with current-conduction in SiO$_2$ films. The F-N current ($J_{FN}$) is given by the FNT equation\textsuperscript{[20]}:

\[
J_{FN} = A E_{OX}^2 e^{-B/E_{OX}}
\]

Where, $E_{OX}$ is the uniform electric field strength in the oxide, given by $V_{OX}/t_{OX}$, $V_{OX}$ is the voltage across the oxide, $t_{OX}$ is the oxide thickness, $q$ is the electronic charge, $h$ is the Planck's constant, $\phi_b$ is the tunneling barrier height and $m_{FN}$ is the tunneling electron effective mass for F-N tunneling. The parameters $A$ and $B$ can be derived from the intercept and the slope of the F-N plot; i.e., the $\ln(J_{FN}/E_{OX}^2)$ v/s $1/E_{OX}$ plot.

5.2.2 Results

In Fig.5.9, the measured I-V characteristics of MOS capacitors as a function of temperature are presented. These measurements were made at temperatures of 100, 200 and 300 K. The FN plots are presented in Fig. 5.10. As can be seen in the figures, within experimental errors, $\ln(J/E^2)$ v/s $1/E$ is indeed linear. These plots have been compared with previously performed experiments\textsuperscript{[21]}, shown in Fig.5.11.
Fig. 5.9. The comparison of experimental data (solid line) with the calculated data (dotted line) of I-V characteristics at temperature of 100, 200 and 300 K\cite{22}. 
Fig. 5.10. The FN plots of tunneling data from silicon into SiO$_2$ at temperatures of 100, 200 and 300 K$^{[22]}$. 
Fig. 5.11. FNT plot showing the relative effective mass $m^*/m$ corresponding to the respective slopes$^{[21]}$. 
CHAPTER 6
CONCLUSIONS

In this study, LabVIEW™ has been successfully implemented and demonstrated for real-time data acquisition of I-V measurements. The demonstration has been shown for two particular device structures — Metal Semiconductor contact and Metal Oxide Semiconductor capacitor. The fabrication steps involved in these devices have been summarized. The current-voltage relationships in metal semiconductor contacts and MOS devices have been discussed and verified experimentally. Sheet resistance measurements have been made on TaSi₂ films. These measurements are in agreement with those reported in the literature.

For metal-semiconductor contacts, simulation of the current-voltage characteristics have been made using Visual Basic6.0. The value of the barrier height of TaSi₂/Si obtained from experimental measurements of the current-voltage characteristics have been shown to be in accord with expectations. The saturation current density values are in accord with simulations.

For MOS devices, the measured current-voltage characteristics are seen to follow the well-known Fowler-Nordheim tunneling mechanism of current conduction in thin SiO₂ films.
APPENDIX A

LABVIEW PROGRAM FOR I-V CHARACTERISTICS
APPENDIX B

PROCESS SHEETS FOR METAL SEMICONDUCTOR CONTACTS AND MOS DEVICE STRUCTURES
# TaSi₂ Wafer Cleaning and Oxidation

<table>
<thead>
<tr>
<th>Starting material:</th>
<th>Date</th>
<th>Wafers</th>
<th>Operator</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>4&quot;, p-type Si wafers, (100)</td>
<td>1/8/99</td>
<td>186</td>
<td>RAJ</td>
<td>3 wafers: 100A, 3 wafers: 300A, 3 wafers: 500A, 3 wafers: 900A</td>
</tr>
<tr>
<td>ρ= ................ Ω.cm, thickness 230μm</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>4&quot;, n-type Si wafers, (100)</td>
<td>15/3</td>
<td>3</td>
<td>RAJ</td>
<td>3 wafers: 100A, 3 wafers: 300A, 3 wafers: 500A, 3 wafers: 900A</td>
</tr>
<tr>
<td>ρ= ................ Ω.cm, thickness 280μm</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Wafers identification: black side

1. M-pyro

- 95°C
- 10 minutes PRIMARY
- 10 minutes SECONDARY

2. Rinse COLD DI

- 10 minutes

3. Spin dry

4. P-clean

- 5:1 H₂SO₄:H₂O₂
- 110°C
- 10 minutes

5. Rinse HOT DI

- 10 minutes

6. Rinse COLD DI

- 5 minutes

7. Spin dry

8. Wet etch native oxide

- BOE p-type
- Temp: 25°C
- Time: 5 min

9. Rinse COLD DI

- 5 minutes

10. Spin dry

11. Measure the resistivity on the test wafer

- 4-point probe

12. Furnace pre-clean

- 100:1 H₂O:HF
- 1 minute

13. Rinse COLD DI

- 5 minutes

14. Spin dry

15. Dry Oxidation TUBE # 3

- O₂: 7.5SLM
- Temp: 950°C
- Time: 110... Min
- Target Tickness: 1350 Å

16. Measurement oxide thickness

- 11/1/99
- 3
- SS RAJ
- Thickness ~ 135 Å
# TaSi₂ Deposition

<table>
<thead>
<tr>
<th>Date</th>
<th>Wafers</th>
<th>Operator</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>1/3/99</td>
<td>9</td>
<td>RAJ</td>
<td></td>
</tr>
</tbody>
</table>

1. Furnace pre-clean 100:1 H₂O₂ :HF
   1 minute

2. Rinse COLD DI
   5 minutes

3. Spin dry

4. TaSi₂ - FRONTSIDE
   Base Pressure: 8.0x10⁻⁷ torr
   Temperature: 366°C
   Dep. Rate: 2 A/sec
   Thickness: 100 A
   Thickness: 200 A
   Thickness: 400 A
   Thickness: 1000 A
   Thickness: 1000 A

5. Measure sheet resistivity
   5 pts. / wafer
   2 wafers / 10 wafers

   10/24/99 C RAJ

---

# Photolithography - FRONTSIDE

<table>
<thead>
<tr>
<th>Date</th>
<th>Wafers</th>
<th>Operator</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>1/2/99</td>
<td>C</td>
<td>RAJ</td>
<td></td>
</tr>
</tbody>
</table>

Caution! Keep clean the FRONTSIDE

1. Apply Photoresist - FRONTSIDE
   Shipley 3813
   2000rpm

2. Hard Bake: HOT PLATE
   115°C

3. Align and expose
   Mask: DOTS/SQUARES
   Time: 15 seconds

4. Develop

5. Inspect
### TaSi₂ Dry Etch

<table>
<thead>
<tr>
<th>Step Description</th>
<th>Date</th>
<th>Wafers</th>
<th>Operator</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>1. Hard bake PR. HOT PLATE</td>
<td>11/1</td>
<td>C</td>
<td>RAJ</td>
<td></td>
</tr>
<tr>
<td>2. Dry etch TaSi₂ (FRONTSIDE)</td>
<td>11/3 &amp; 11/12</td>
<td>C</td>
<td>RAJ</td>
<td></td>
</tr>
<tr>
<td>3. Inspect Etched to completion?</td>
<td>11/12</td>
<td>C</td>
<td>RAJ</td>
<td></td>
</tr>
<tr>
<td>4. Strip PR</td>
<td>11/12</td>
<td>C</td>
<td>RAJ</td>
<td></td>
</tr>
<tr>
<td>5. Rinse COLD DI</td>
<td>11/12</td>
<td>C</td>
<td>RAJ</td>
<td></td>
</tr>
<tr>
<td>6. Spin dry</td>
<td>11/12</td>
<td>C</td>
<td>RAJ</td>
<td></td>
</tr>
<tr>
<td>7. Inspect.</td>
<td>11/12</td>
<td>C</td>
<td>RAJ</td>
<td></td>
</tr>
</tbody>
</table>

### ANNEAL

<table>
<thead>
<tr>
<th>Step Description</th>
<th>Date</th>
<th>Wafers</th>
<th>Operator</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>1. M-Pyroly</td>
<td>11/31</td>
<td>C</td>
<td>RAJ</td>
<td></td>
</tr>
<tr>
<td>2. Rinse COLD DI</td>
<td>11/21</td>
<td>C</td>
<td>RAJ</td>
<td></td>
</tr>
<tr>
<td>3. Spin Dry</td>
<td>11/21</td>
<td>C</td>
<td>RAJ</td>
<td></td>
</tr>
<tr>
<td>4. Anneal in Forming gas</td>
<td>11/21</td>
<td>C</td>
<td>RAJ</td>
<td></td>
</tr>
</tbody>
</table>
Photolithography-FRONTSIDE
1. apply photoresist—frontside
   Shipley 3813
2. Hard bake: Hot plate
   115°C
3. Align and expose
   Mask: Dots/squares
   Time: 15 seconds
4. Develop
5. Inspect

Comments: Keep clean the Frontside

TaSi2 Dry Etch
1. Hard bake PR: HOT Plate
   115°C
   30min
2. Dry etch TaSi2 (FRONT SIDE)
   Trion Phantoom
3. Inspect
   Etched to completion?
4. Strip PR
   M-pyrol
   95°C
   10 Minutes PRIMARY
   10 minutes SECONDARY
5. Rinse COLD DI
   10 minutes
6. Spin dry
7. Inspect

Anneal
1. M-Pyroil
   10min. SECONDARY ONLY
2. Rinse COLD DI
3. Spin dry
4. Anneal in Forming gas
   400°C
   30min.
IEEE-488.2 device-dependent commands are the most important commands associated with instruments programming because they control most instrument operating modes.

The IEEE-488.2 bus treats these commands as data. All Source Measure Unit (SMU) front panel operations can be programmed with these commands. A summary of the commands, some of which have been implemented in the program, is given below:

<table>
<thead>
<tr>
<th>Mode</th>
<th>Command</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Modify Sweep List</td>
<td>A(level),(range),(delay),</td>
<td>Modify sweep list points</td>
</tr>
<tr>
<td></td>
<td>First(,last)</td>
<td></td>
</tr>
<tr>
<td>Bias Operation</td>
<td>B(level),(range),(delay)</td>
<td>Select Bias Operation</td>
</tr>
<tr>
<td>Calibration</td>
<td>C step,(value) X</td>
<td>Calibrate Instrument</td>
</tr>
<tr>
<td>Display</td>
<td>D0X</td>
<td>Return display to normal</td>
</tr>
<tr>
<td></td>
<td>D1,aaa...aX</td>
<td>Display ASCII characteristics</td>
</tr>
<tr>
<td></td>
<td>D2,aaa...aX</td>
<td>Display and store ASCII Characters</td>
</tr>
<tr>
<td>Source and Function</td>
<td>F(source),(function)</td>
<td>Select source (V or I) and function</td>
</tr>
<tr>
<td></td>
<td>G(items),(format),(lines)</td>
<td>(dc or sweep)</td>
</tr>
<tr>
<td>Output Data Format</td>
<td></td>
<td>Selects items included, format, and</td>
</tr>
<tr>
<td></td>
<td></td>
<td>lines per talk in output</td>
</tr>
<tr>
<td>IEEE Immediate Trigger</td>
<td>H0X</td>
<td>Cause an immediate bus trigger</td>
</tr>
<tr>
<td>Mode</td>
<td>Command</td>
<td>Description</td>
</tr>
<tr>
<td>-------------------------------------</td>
<td>---------</td>
<td>----------------------------------</td>
</tr>
<tr>
<td>Self-tests</td>
<td>J0X</td>
<td>Restore factory defaults</td>
</tr>
<tr>
<td></td>
<td>J1X</td>
<td>Perform memory test</td>
</tr>
<tr>
<td></td>
<td>J2X</td>
<td>Perform display test</td>
</tr>
<tr>
<td>EOI and Bus Hold-off</td>
<td>K0</td>
<td>Enable EOI, enable Hold-off on X</td>
</tr>
<tr>
<td></td>
<td>K1</td>
<td>Display EOI, enable Hold-off on X</td>
</tr>
<tr>
<td></td>
<td>K2</td>
<td>Enable EOI, disable Hold-off on X</td>
</tr>
<tr>
<td></td>
<td>K3</td>
<td>Disable EOI, disable Hold-off on X</td>
</tr>
<tr>
<td>Compliance</td>
<td>L(level),(range)</td>
<td>Set compliance level and range</td>
</tr>
<tr>
<td>SRQ Mask and Serial Poll Byte</td>
<td>M(mask),(compliance)</td>
<td>Select conditions that will cause a service-request</td>
</tr>
<tr>
<td>Operate</td>
<td>N0</td>
<td>Place unit in standby mode</td>
</tr>
<tr>
<td></td>
<td>N1</td>
<td>Place unit in operate mode</td>
</tr>
<tr>
<td>Output Sense</td>
<td>O0</td>
<td>Select local sensing</td>
</tr>
<tr>
<td></td>
<td>O1</td>
<td>Select remote sensing</td>
</tr>
<tr>
<td>Filter</td>
<td>P0</td>
<td>Measurement filter disabled</td>
</tr>
<tr>
<td></td>
<td>P1</td>
<td>2-reading filter</td>
</tr>
<tr>
<td></td>
<td>P2</td>
<td>4-reading filter</td>
</tr>
<tr>
<td></td>
<td>P3</td>
<td>8-reading filter</td>
</tr>
<tr>
<td></td>
<td>P4</td>
<td>16-reading filter</td>
</tr>
<tr>
<td></td>
<td>P5</td>
<td>32-reading filter</td>
</tr>
<tr>
<td>Create/Append Sweep List</td>
<td>Q0,(level),(range),(delay),(count)</td>
<td>Create fixed-level sweep</td>
</tr>
<tr>
<td>Mode</td>
<td>Command</td>
<td>Description</td>
</tr>
<tr>
<td>------</td>
<td>---------</td>
<td>-------------</td>
</tr>
<tr>
<td></td>
<td>Q1,(start),(stop),(step), (range),(delay)</td>
<td>Create linear stair sweep</td>
</tr>
<tr>
<td></td>
<td>Q2,(start),(stop),(points), (range),(delay)</td>
<td>Create logarithmic stair sweep</td>
</tr>
<tr>
<td></td>
<td>Q3,(level),(range),(pulses), (tON),(tOFF)</td>
<td>Create fixed level pulsed sweep</td>
</tr>
<tr>
<td></td>
<td>Q4,(start),(stop),(step), (range),(tON),(tOFF)</td>
<td>Create linear stair pulsed sweep</td>
</tr>
<tr>
<td></td>
<td>Q5,(start),(stop),(tON),(tOFF)</td>
<td>Create logarithmic stair pulsed sweep</td>
</tr>
<tr>
<td></td>
<td>Q6,(level),(range),(delay), (count)</td>
<td>Append fixed level sweep</td>
</tr>
<tr>
<td></td>
<td>Q7,(start),(stop),(step), (range),(delay)</td>
<td>Append linear stair sweep</td>
</tr>
<tr>
<td></td>
<td>Q8,(start),(stop),(points), (range),(delay)</td>
<td>Append logarithmic stair sweep</td>
</tr>
<tr>
<td></td>
<td>Q9,(level),(range),(pulses) (tON),(tOFF)</td>
<td>Append fixed level pulsed sweep</td>
</tr>
<tr>
<td></td>
<td>Q10,(start),(stop),(step), (range),(tON),(tOFF)</td>
<td>Append linear stair pulsed sweep</td>
</tr>
<tr>
<td></td>
<td>Q11,(start),(stop),(points), (range),(tON),(tOFF)</td>
<td>Append logarithmic stair pulsed sweep</td>
</tr>
<tr>
<td>Mode</td>
<td>Command</td>
<td>Description</td>
</tr>
<tr>
<td>-----------------------------</td>
<td>---------</td>
<td>--------------------------------------------------</td>
</tr>
<tr>
<td>Trigger Control</td>
<td>R0</td>
<td>Disable input/output triggers</td>
</tr>
<tr>
<td></td>
<td>R1</td>
<td>Enable input/output triggers</td>
</tr>
<tr>
<td>Integration Time</td>
<td>S0</td>
<td>416μsec integration time</td>
</tr>
<tr>
<td>Integration Time (contd.)</td>
<td>S1</td>
<td>4msec integration time</td>
</tr>
<tr>
<td>Trigger Configuration</td>
<td>S2</td>
<td>16.67msec integration time</td>
</tr>
<tr>
<td></td>
<td>S3</td>
<td>20msec integration time</td>
</tr>
<tr>
<td></td>
<td>T(origin),(in),(out),(end)</td>
<td>Program input trigger origin and effects, output triggers, and end-of-sweep output trigger.</td>
</tr>
<tr>
<td>Status</td>
<td>U0</td>
<td>Send model no. and revision</td>
</tr>
<tr>
<td></td>
<td>U1</td>
<td>Send error status word</td>
</tr>
<tr>
<td></td>
<td>U2</td>
<td>Send stored ASCII string</td>
</tr>
<tr>
<td></td>
<td>U3</td>
<td>Send machine status word</td>
</tr>
<tr>
<td></td>
<td>U4</td>
<td>Send measurement parameters</td>
</tr>
<tr>
<td></td>
<td>U5</td>
<td>Send compliance value</td>
</tr>
<tr>
<td></td>
<td>U6</td>
<td>Send suppression value</td>
</tr>
<tr>
<td></td>
<td>U7</td>
<td>Send calibration status word</td>
</tr>
<tr>
<td>High Voltage Current</td>
<td>U8</td>
<td>Send defined sweep value</td>
</tr>
<tr>
<td>Default delay</td>
<td>V0</td>
<td>Disable high voltage output</td>
</tr>
<tr>
<td></td>
<td>V1</td>
<td>Enable high voltage output</td>
</tr>
<tr>
<td>Mode</td>
<td>Command</td>
<td>Description</td>
</tr>
<tr>
<td>--------------</td>
<td>---------</td>
<td>------------------------------</td>
</tr>
<tr>
<td>Execute</td>
<td>W0</td>
<td>Disable default delay</td>
</tr>
<tr>
<td>Terminator</td>
<td>W1</td>
<td>Enable default delay</td>
</tr>
<tr>
<td></td>
<td>X</td>
<td>Execute commands</td>
</tr>
<tr>
<td></td>
<td>Y0</td>
<td>&lt;CR&gt;&lt;LF&gt;</td>
</tr>
<tr>
<td>Suppress</td>
<td>Y1</td>
<td>&lt;LF&gt;&lt;CR&gt;</td>
</tr>
<tr>
<td></td>
<td>Y2</td>
<td>&lt;CR&gt;</td>
</tr>
<tr>
<td></td>
<td>Z0</td>
<td>Disable suppression</td>
</tr>
<tr>
<td></td>
<td>Z1</td>
<td>Enable suppression</td>
</tr>
</tbody>
</table>
APPENDIX D

SIMULATION PROGRAM IN VB 6.0 FOR MOS

Dim T, f2, f, f3, cnt, z As Integer
Dim x As Excel.Application

Private Sub Command1_Click()

Dim A, b, kT, n, v, area, d, Isat, term As Double
If Not (ntype.Value Or ptype.Value) Then
    MsgBox "Please check one of the type of substrates" & ", n" & ", p", vbOKOnly
    ntype.SetFocus
    Exit Sub
End If

If Not (orientn_100.Value Or orientn_111.Value) Then
    MsgBox "Please check one of the crystal orientations" & ", 100" & ", 111", vbOKOnly
    orientn_100.SetFocus
    Exit Sub
End If

If Not (area_opt.Value Or Dia_opt.Value) Then
    MsgBox "Please check the either area or diameter to calculate area", vbOKOnly
    area_opt.SetFocus
    Exit Sub
End If

If area_opt.Value And area_txt.Text = "" Then
    MsgBox "Please enter the area of the contact", vbOKOnly
    area_txt.SetFocus
    Exit Sub
End If

If Dia_opt.Value And dia_txt.Text = "" Then
    MsgBox "Please enter the diameter of the circular contact", vbOKOnly
    dia_txt.SetFocus
End If

End Sub
Exit Sub
End If

If Not IsNumeric(dia_txt.Text) Then
MsgBox "Please enter a numerical value for the diameter", vbOKOnly
dia_txt.Text = vbNullString
dia_txt.SetFocus
Exit Sub
End If

If B_range_frm.Text = "" Then
MsgBox "Please enter the starting value of Barrier voltage variation", vbOKOnly
B_range_frm.Text = vbNullString
B_range_frm.SetFocus
Exit Sub
End If

If Not IsNumeric(B_range_frm.Text) Then
MsgBox "Please enter a numerical value for the starting value of Barrier voltage variation", vbOKOnly
B_range_frm.Text = vbNullString
B_range_frm.SetFocus
Exit Sub
End If

If B_range_to.Text = "" Then
MsgBox "Please enter the final value of Barrier voltage variation", vbOKOnly
B_range_to.Text = vbNullString
B_range_to.SetFocus
Exit Sub
End If

If Not IsNumeric(B_range_to.Text) Then
MsgBox "Please enter a numerical value for the final value of Barrier voltage variation", vbOKOnly
B_range_to.Text = vbNullString
B_range_to.SetFocus
Exit Sub
End If

If B_steps.Text = "" Then
MsgBox "Please enter the step voltage by which the Barrier voltage has to be varied", vbOKOnly
B_steps.SetFocus
Exit Sub
End If

If Not IsNumeric(B_steps.Text) Then
MsgBox "Please enter a numerical value for the step voltage by which the Barrier voltage has to be varied", vbOKOnly

B_steps.Text = vbNullString  
B_steps.SetFocus  
Exit Sub  
End If

If V_range_frm.Text = "" Then  
MsgBox "Please enter the starting value of Applied voltage variation", vbOKOnly  
V_range_frm.SetFocus  
Exit Sub  
End If  
If Not IsNumeric(V_range_frm.Text) Then  
MsgBox "Please enter a numerical value for the starting value of Applied-voltage variation", vbOKOnly  
V_range_frm.Text = vbNullString  
V_range_frm.SetFocus  
Exit Sub  
End If

If V_range_to.Text = "" Then  
MsgBox "Please enter the final value of Applied voltage variation", vbOKOnly  
V_range_to.SetFocus  
Exit Sub  
End If  
If Not IsNumeric(V_range_to.Text) Then  
MsgBox "Please enter a numerical value for the final value of Applied-voltage variation", vbOKOnly  
V_range_to.Text = vbNullString  
V_range_to.SetFocus  
Exit Sub  
End If

If V_steps.Text = "" Then  
MsgBox "Please enter the step voltage by which the Barrier voltage has to be varied", vbOKOnly  
V_steps.SetFocus  
Exit Sub  
End If  
If Not IsNumeric(V_steps.Text) Then  
MsgBox "Please enter a numerical value for the step voltage by which the Barrier voltage has to be varied ", vbOKOnly  
V_steps.Text = vbNullString  
V_steps.SetFocus  
Exit Sub  
End If
If ntype.Value And orientn_100.Value Then
A = 252
ElseIf ntype.Value And orientn_111.Value Then
A = 264
ElseIf ptype.Value Then
A = 79.2
End If
T = 300
kT = 0.026
If area_opt.Value = True Then
area = area_txt.Text * (10^A - 8)
ElseIf Dia_opt.Value = True Then
d = dia_txt.Text
area = ((10^A - 8) * 3.1415927 * d * d) / 4
End If
z = (Abs(V_range_frm.Text) - 0) / (V_steps.Text)

Set x = CreateObject("Excel.application")
f = 1
f3 = 0
x.Visible = True
x.Workbooks.Add
x.Worksheets("sheet1").Activate
For n = nfrm_text.Text To nto_text.Text Step nstep_text.Text
  f2 = 3
  Cells(1, (f3 + 1)).Value = "Diode Quality Factor" & "n=" & n
  Cells(2, (f3 + 1)).Value = "Barrier Height"
  Cells(2, (f3 + 2)).Value = "Voltage"
  Cells(2, (f3 + 3)).Value = "LOG(I)"
  Cells(2, (f3 + 4)).Value = "Current"
  Isat = (A * T * T * Exp(-b * kT)) * area
  cnt = 1
  For v = V_range_frm.Text To V_range_to.Text Step V_steps.Text
    term = Isat * Exp(v / (n * kT))
    Cells(f2, (f3 + 1)).Value = b
    If (cnt = (z + 1)) Then
      Cells(f2, (f3 + 2)).Value = 0
    Else: Cells(f2, (f3 + 2)).Value = v
    End If
    Cells(f2, (f3 + 4)).Value = term
    Cells(f2, (f3 + 3)).Value = Log(Abs(term)) / Log(Exp(1))
    f2 = f2 + 1
  cnt = cnt + 1
Next v
Next b
\[ f_3 = f_3 + 4 \]
Next n
End Sub

Private Sub Command2_Click()
area_txt.Text = vbNullString
dia_txt.Text = vbNullString
nto_text.Text = vbNullString
nto_text.Text = vbNullString
nto_text.Text = vbNullString
nto_text.Text = vbNullString
nto_text.Text = vbNullString
nto_text.Text = vbNullString
B_range_frm.Text = vbNullString
B_range_to.Text = vbNullString
V_range_frm.Text = vbNullString
V_range_to.Text = vbNullString
B_steps.Text = vbNullString
V_steps.Text = vbNullString
ntype.SetFocus
If f Then
x.Quit
f = 0
End If
End Sub

Private Sub Command3_Click()
x.Quit
RAJ.Visible = False
Unload RAJ
End Sub
REFERENCES


